參數(shù)資料
型號: PSD713S5
英文描述: Field Programmable Microcontroller Peripherals with Supervisory Functions(可編程邏輯,4K位SRAM,27個可編程I/O,通用PLD有66個輸入)
中文描述: 現(xiàn)場可編程微控制器外圍設備具有監(jiān)督職能(可編程邏輯,4K的位的SRAM,27余個可編程輸入/輸出,通用PLD的有66個輸入)
文件頁數(shù): 46/104頁
文件大小: 515K
代理商: PSD713S5
PSD7XX Family
13-46
I/O Ports
(cont.)
Port Operating Modes
(cont.)
Address In Mode
For microcontrollers that have more than 16 address lines, the higher addresses can be
connected to Port A, B, or C. The address input can be latched in the Input Micro
Cell by
ALE. Any input that is included in the DPLD equations for the PSD EPROM and SRAM is
considered as address input.
Data Port Mode
Port A and B can be used as data bus ports for a microcontroller with a non-multiplexed
address/data bus. The Data Port is connected to the data bus of the microcontroller. The
general I/O functions are disabled in Port A or B if the port is configured as Data Port.
Supervisory Function Mode
Port C (pins PC1–PC6) can be configured to implement the Supervisory Function.
Refer to the Supervisory section for a detailed description.
Peripheral I/O Mode
Only Port A supports the Peripheral I/O mode where all of Port A I/O serves as a
tri-state capable bi-directional data buffer of the microcontroller’s data bus. Peripheral mode
is enabled by setting Bit 7 of the VM Register to a “1”. Figure 22 shows that when
Peripheral mode is enabled and either PSEL0 and PSEL1 from the DPLD is active, Port A
acts as a bi-directional buffer for the microcontroller D[7:0] data bus. The buffer is tri-stated
when PSEL 0 or 1 is not active. The Peripheral I/O mode can be used to interface with
external peripherals.
Open Drain/Slew Rate Mode
Ports A (pins PA7-4) and B (pins PB7-4) and C can be configured as an open drain instead
of CMOS outputs. The Open Drain configuration is useful for sinking large currents
to operate LEDs, for example. The Open Drain mode is enabled by writing a “1” to the
corresponding bit in the Drive Register.
Port A (PA3–0), Port B (PB3–0) and Port D can be configured as ECSPLD outputs that
have a high slew rate. The high slew rate is enabled by writing a “1” to the corresponding
bit in the Drive Register.
RD
PSEL0
PSEL1
VM REGISTER BIT 7
WR
PA0-PA7
D0-D7
DATA BUS
Figure 22. Port A Peripheral Mode
相關PDF資料
PDF描述
PSD813F4 Flash In System Programmable Mirocomputer Peripherals(閃速,在系統(tǒng)可編程微控制器外圍器件,1M位閃速存儲器,256K位EEPROM,16K位SRAM)
PSD813F Flash In-System-Programmable Microcontroller Peripherals(閃速,在系統(tǒng)可編程微控制器外圍器件,1M位閃速存儲器,256K位EEPROM,16K位SRAM)
PSD813FH(中文) Field Programmble Microcontroller Peripherals With Flash Memory(帶閃存的現(xiàn)場可編程微控制器)
PSD813FN(中文) Field Programmble Microcontroller Peripherals(帶閃存的現(xiàn)場可編程微控制器)
PSD813FN Field Programmble Microcontroller Peripherals(帶閃存的現(xiàn)場可編程微控制器)
相關代理商/技術參數(shù)
參數(shù)描述
PSD-7155 制造商:GAMEWELL-FCI 制造商全稱:GAMEWELL-FCI 功能描述:Photoelectric smoke detector
PSD-7155D 制造商:GAMEWELL-FCI 制造商全稱:GAMEWELL-FCI 功能描述:Duct Housing, 4-wire, less detector head
PSD-7156 制造商:GAMEWELL-FCI 制造商全稱:GAMEWELL-FCI 功能描述:Photoelectric smoke detector
PSD715F 制造商:PACELEADER 制造商全稱:PACELEADER INDUSTRIAL 功能描述:SURFACE MOUNT SCHOTTKY BARRIER DIODES
PSD717F 制造商:PACELEADER 制造商全稱:PACELEADER INDUSTRIAL 功能描述:SURFACE MOUNT SCHOTTKY BARRIER DIODES