![](http://datasheet.mmic.net.cn/330000/PM7383_datasheet_16444418/PM7383_165.png)
RELEASED
DATASHEET
PM7383 FREEDM-32A256
ISSUE 1
PMC-2010336
FRAME ENGINE AND DATA LINK MANAGER 32A256
PROPRIETARY AND CONFIDENTIAL
157
Register 0x608 : TAPI Indirect Channel Data Register
Bit
Type
Function
Default
Bit 15
R/W
PROV
0
Bit 14
to
Bit 8
Unused
XH
Bit 7
R/W
BLEN[7]
0
Bit 6
R/W
BLEN[6]
0
Bit 5
R/W
BLEN[5]
0
Bit 4
R/W
BLEN[4]
0
Bit 3
R/W
BLEN[3]
0
Bit 2
R/W
BLEN[2]
0
Bit 1
R/W
BLEN[1]
0
Bit 0
R/W
BLEN[0]
0
The TAPI Indirect Channel Data Register contains data read from the TAPI256
channel provision RAM after an indirect read operation or data to be written to
channel provision RAM in an indirect write operation.
BLEN[7:0]:
The channel burst length (BLEN[7:0]) bits report the data transfer burst length
read from the TAPI256 channel provision RAM after an indirect read operation
has completed. The data transfer burst length specifies the length (in bytes,
less one) of burst data transfers on the transmit APPI which are not
terminated by the assertion of TEOP. The data transfer burst length can be
specified on a per-channel basis. The data transfer burst length to be written
to the channel provision RAM in an indirect write operation must be set up in
this register before triggering the write. BLEN[7:0] reflects the value written
until the completion of a subsequent indirect read operation.
PROV:
The indirect provision enable bit (PROV) reports the channel provision enable
flag read from the TAPI256 channel provision RAM after an indirect read
operation has completed. The provision enable flag to be written to the
TAPI256 channel provision RAM, in an indirect write operation, must be set