參數(shù)資料
型號(hào): RG82870P2
英文描述: Controller Miscellaneous - Datasheet Reference
中文描述: 控制器雜項(xiàng)-數(shù)據(jù)表參考
文件頁(yè)數(shù): 19/157頁(yè)
文件大?。?/td> 1407K
代理商: RG82870P2
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)當(dāng)前第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)
Intel
82845MP/82845MZ Chipset-Mobile (MCH-M)
250687-002
Datasheet
115
R
In an Intel 845MP/845MZ Chipset platform and its interrupts are generated as upstream hub interface
Memory Writes. Furthermore, PCI 2.2 defines MSI’s (Message Signaled Interrupts) that are also in the
form of Memory Writes. A PCI 2.2 device may generate an interrupt as an MSI cycle on it’s PCI bus.
The MSI may be directed directly to the System bus. The target of an MSI is dependent on the address of
the interrupt Memory Write. The Intel 845MP/845MZ Chipset MCH-M forwards inbound hub interface
and AGP (PCI semantic only) Memory Writes to address 0FEEx_xxxxh, to the System bus as “Interrupt
Message Transactions”.
5.1.3.
Upstream Interrupt Messages
The MCH-M accepts message based interrupts from AGP (PCI semantics only) or its hub interface and
forwards them to the System bus as Interrupt Message Transactions. The interrupt messages presented to
the MCH-M are in the form of Memory Writes to address 0FEEx_xxxxh. At the hub interface or AGP
interface the Memory Write interrupt message is treated like any other Memory Write; it is either posted
into the inbound data buffer (if space is available) or retried (if data buffer space is not immediately
available). Once posted, the Memory Write from AGP or the hub interface, to address 0FEEx_xxxxh, is
decoded as a cycle that needs to be propagated by the MCH-M to the System bus as an Interrupt
Message Transaction.
5.2.
System Memory Interface
5.2.1.
DDR Interface Overview
The Intel 845MP Chipset MCH-M supports DDR at 200 and 266 MHz and includes support for:
Up to 1 GB of PC2100 DDR
PC2100, unbuffered, 200-pin DDR SO-DIMMs
Maximum of 2 SO-DIMMs, Single-sided and/or Double-sided b
Configurable optional ECC
The Intel 845MZ Chipset MCH-M supports DDR at 200 MHz and includes support for:
Up to 512 MB of PC1600 DDR
PC1600, unbuffered, 200-pin DDR SO-DIMMs
Maximum of 2 SO-DIMMs, Single-sided and/or Double-sided
Configurable optional ECC
The 2 bank select lines SBS[1:0] and the 13 Address lines SMA[12:0] allow the Intel 845MP/845MZ
MCH-M to support 64 bit wide SO-DIMMs using 64-Mb, 128-Mb, 256-Mb, and 512-Mb DDR
technology. While address lines SMA[9:0] determine the starting address for a burst, burst lengths can
be 2, 4, or 8. Four chip selects SCS# lines allow a maximum of two rows of single-sided DDR SO-
DIMMs and four rows of double-sided DDR SO-DIMMs.
Intel 845MP/845MZ main memory controller targets CAS latencies of 2 and 2.5 for DDR. Intel
845MP/845MZ provides refresh functionality with a programmable rate (normal DDR rate is 1
refresh/15.6 us). For write operations of less than a Qword in size, the MCH-M will perform a byte-wise
write.
相關(guān)PDF資料
PDF描述
RH5RE36AA-T1-FA 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RH5RE56AA-T1-FA 5.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RE5RE36AA-TZ-FC 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
RE5RE36AC-TZ-FC 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
RE5RE56AA-TZ-FC 5.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RG82870P2 S L675 制造商:Intel 功能描述:Interface, Dual-Channel Ddr200 Memory Interface For Up To 3.2 Gb/S Memory Bandwidth
RG82870P2 S L6SU 制造商:Intel 功能描述:INTERFACE, DUAL-CHANNEL DDR200 MEMORY INTERFACE FOR UP TO 3.2 GB/S MEMORY BANDWIDTH
RG82870P2 SL6SU 制造商:Intel 功能描述:
RG-8B-96-110V 制造商:TRUMETER COMPANY INC 功能描述:Power Factor Controller
RG-8BS-96-110V 制造商:TRUMETER COMPANY INC 功能描述:Power Factor Controller