參數(shù)資料
型號(hào): DS3112+
廠商: Maxim Integrated Products
文件頁數(shù): 30/133頁
文件大小: 0K
描述: IC MUX TEMPE T3/E3 256-BGA
產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標(biāo)準(zhǔn)包裝: 40
控制器類型: 調(diào)幀器,多路復(fù)用器
接口: 并行/串行
電源電壓: 3.135 V ~ 3.465 V
電流 - 電源: 150mA
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 256-LBGA
供應(yīng)商設(shè)備封裝: 256-PBGA(27x27)
包裝: 管件
產(chǎn)品目錄頁面: 1419 (CN2011-ZH PDF)
DS3112
125 of 133
14.5
T3 Framing Structure
As with M12, to understand the M23 function requires an understanding of T3 framing. The T3 frame
structure is very similar to the T2 frame structure; however, it is made up of seven M subframes (see
). The seven M subframes are transmitted one after another (...M1/M2/M3/.../
M6/M7M1/M2...) to make up the complete T3 M frame structure. Each M subframe is made up of eight
blocks and each block is made up of 85 bits. The first bit of each block is dedicated to overhead and the
next 84 bits are the information bits where the T2 data will be placed for transport. Table 14-3 shows the
definitions of the overhead bits, and Figure 14-5 shows the placements of the overhead bits.
Table 14-3. T3 Overhead Bit Assignments
OVERHEAD
BIT
DESCRIPTION
M Bits
(M1/M2/M3)
The M bits provide the frame alignment pattern for the seven M subframes. Like all framing
patterns, the M bits are fixed to a certain state (M1 = 0/M2 = 1/M3 = 0).
F Bits
(F1/F2/F3/F4)
The F bits provide the frame alignment pattern for the M frame. Like all framing patterns,
the F bits are fixed to a certain state (F1 = 1/F2 = 0/F3 = 0/F4 = 1).
C Bits
(C1/C2/C3)
In the M23 application, the C bits are used to indicate when stuffing occurs. If all three C
bits within a subframe are set to 1, then stuffing has occurred in the stuff block of that
subframe. If all three C bits are set to zero, then no stuffing has occurred. When the three C
bits are not equal, a majority vote is used to determine the true state.
In the C-Bit Parity application, the C bits are defined as shown in Table 14-4.
P Bits
(P1/P2)
The P bits provide parity information for the preceding M frame (not including the M, F, X,
and C overhead bits). P1 and P2 are always the same value (if they are not the same value,
this implies a parity error).
X Bits
(X1/X2)
The X bit is used as a Remote Alarm Indication (RAI). It will be set to a zero (X1 = X2 = 0)
when the T3 framer cannot synchronize or detects AIS. It will be set to a one (X1 = X2 = 1)
otherwise. The value of the X bits should not change more than once per second. X1 and X2
are always the same value.
14.6 M23 Multiplexing
The M23 function multiplexes seven T2 data streams into a single T3 data stream. The seven T2 data
streams are bit interleaved into the T3 framing structure. A bit from T2 line #1 is placed immediately
after the overhead bit in the information bit field, followed by a bit from T2 line #2, and so on. Since
there are 84 information bits in each block, there are 12 bits from each T2 line in a block.
The seven T2 lines are mapped asynchronously into the T3 data stream. This implies that there is no T2
framing information passed to the T3 level. The seven T2 lines can have independent timing sources and
they do not need to be timing locked to the T3 clock. To account for differences in timing, bit stuffing is
used. The last block of each M subframe is the stuff block (
). In each stuff block there is an
associated stuff bit (Figure 14-6) that will be either an information bit (if the three C bits are decoded to
be zero) or a stuff bit (if the three C bits are decoded to be a one). As shown in Figure 14-6, the position
of the stuff bit varies depending on the M subframe. This is done to allow a stuffing opportunity to occur
on each T2 line in every T3 frame. For example, if the C bits in M Subframe 5 were all set to one, then
the fifth bit after the F4 overhead bit in the last block would be a stuff bit instead of an information bit.
相關(guān)PDF資料
PDF描述
PIC16F1847-E/P MCU 14KB FLASH 1KB RAM 18PDIP
DS21Q43AT+ IC FRAMER E1 QUAD 5V IND 128TQFP
PIC16LF1847-E/P MCU 14KB FLASH 1KB RAM 18PDIP
DS21Q43AT IC FRAMER E1 QUAD 5V IND 128TQFP
DS2143Q IC CONTROLLER E1 5V LP 44-PLCC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS3112+ 功能描述:網(wǎng)絡(luò)控制器與處理器 IC TEMPE T3/E3 MUX FRMR & M13/E13/G.747 MUX RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS3112+W 功能描述:網(wǎng)絡(luò)控制器與處理器 IC TEMPE T3/E3 MUX FRMR & M13/E13/G.747 MUX RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS3112D1 功能描述:網(wǎng)絡(luò)控制器與處理器 IC TEMPE T3/E3 MUX FRMR & M13/E13/G.747 MUX RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS3112D1+ 功能描述:網(wǎng)絡(luò)控制器與處理器 IC TEMPE T3/E3 MUX FRMR & M13/E13/G.747 MUX RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS3112DK 功能描述:網(wǎng)絡(luò)開發(fā)工具 DS3112 Dev Kit RoHS:否 制造商:Rabbit Semiconductor 產(chǎn)品:Development Kits 類型:Ethernet to Wi-Fi Bridges 工具用于評(píng)估:RCM6600W 數(shù)據(jù)速率:20 Mbps, 40 Mbps 接口類型:802.11 b/g, Ethernet 工作電源電壓:3.3 V