MC68336/376
MOTOROLA
USER’S MANUAL
I-13
RTE 5-36
RTR 13-4, 13-5, 13-15
RWU 9-29, D-44
RX
Length 13-4
RX14MSKHI D-93
RX14MSKLO D-93
RX15MSKHI D-93
RX15MSKLO D-93
RXD 9-24
RXECTR D-97
RXGMSKHI D-93
RXGMSKLO D-93
RXMODE D-89
RXWARN D-95
–S–
S D-4
SAMP D-90
Sample amplifier bypass (BYP) D-37
Sampling mode (SAMP) D-90
SAR 8-1, 8-16
SASM
timing (electricals) A-32
SBK 9-27, D-44
Scan modes
SCBR D-43
SCCR 9-21
SCCR0 D-42
SCCR1 D-43
SCDR 9-24, D-46
SCI 9-1, 9-2, 9-16, 9-21
baud
clock 9-25
rate (SCBR) D-43
equation D-43
idle-line detection 9-28
internal loop 9-30
operation 9-24
parity checking 9-26
pins 9-24
receiver
block diagram 9-23
operation 9-28
wakeup 9-29
registers 9-21
control registers (SCCR) 9-21
data register (SCDR) 9-24
status register (SCSR) 9-24
transmitter
block diagram 9-22
operation 9-26
SCK 9-16, 9-19
actual delay before SCK (equation) 9-17
baud rate (equation) 9-17
S-clock 13-8
SCSR 9-24, D-45
Self wake enable (SELFWAKE) D-87
Send break (SBK) 9-27, D-44
Serial
clock baud rate (SPBR) D-49
communication interface (SCI) 9-1, 9-21
formats 9-25
interface 4-23
mode (M) bit 9-25
shifter 9-24, 9-26
Service
request breakpoint flag (SRBK) D-77
Set (definition) 2-8
SFC 4-7
SGLR D-80
SHEN 5-39, D-7
Show cycle
enable (SHEN) 5-3, 5-39, D-7
operation 5-39
timing diagram A-17
Signal
characteristics 3-9
functions 3-11
Signature registers (RSIGHI/LO) 7-1
SIM 5-1
address map D-5
block diagram 5-2
bus operation 5-26
chip-selects 5-54
external bus interface (EBI) 5-19
features 3-1
functional blocks 5-1
halt monitor 5-15
interrupt arbitration 5-3
interrupts 5-50
low-power stop operation 5-19
module configuration register (SIMCR) D-6
parallel I/O ports 5-64
periodic interrupt timer 5-17
block diagram (with software watchdog) 5-17
register access 5-3
registers
chip-select
base address
register boot ROM (CSBARBT) D-17
registers (CSBAR) 5-57, 5-58, D-17
option
register boot ROM (CSORBT) D-18
registers (CSOR) 5-57, 5-59, D-18
pin assignment registers (CSPAR) 5-57,
D-15
clock synthesizer control register (SYNCR) D-8
distributed register (DREG) D-21
master shift register A/B (TSTMSRA/B) D-21
module configuration register (SIMCR) 5-2
periodic interrupt
control register (PICR) D-13
timer register (PITR) 5-17, D-14
port C data register (PORTC) 5-60, D-15
port E
data direction register (DDRE) 5-64, D-10
data register (PORTE) 5-64, D-10
pin assignment register (PEPAR) 5-64,
336376UMBook Page 13 Friday, November 15, 1996 2:09 PM