
Semiconductor Group
316
09.98
PEB 22554
Operational Description T1 / J1
11… -22.5 dB --> XPM2-0 = 20
H
, 01
H
, 50
H
SCF…
Select Corner Frequency of DCO-R
Setting this bit will reduce the corner frequency of the DCO-R circuit
by the factor of ten to 0.6 Hz.
Note: Reducing the corner frequency of the DCO-R circuitry will
increase the synchronization time before the frequencies are
synchronized.
ELT…
Enable Loop-Timed
0…
normal operation
1…
Transmit clock is generated from the clock supplied by MCLK
which is synchronized to the extracted receive route clock. In this
configuration the transmit elastic buffer has to be enabled. Refer to
register FMR5.XTM. For correct operation of loop timed the remote
loop (bit LIM1.RL = 0) must be inactive and bit CMR1.DXSS must be
cleared.
LOS1…
Loss of Signal Recovery condition
0…
The LOS alarm will be cleared if the predefined pulse density
(register PCR) is detected during the time interval which is
defined by register PCD.
1…
Additionally to the recovery condition described above a LOS
alarm will only be cleared if the pulse density is fulfilled and no
more than 15 contigious zeros are detected during the recovery
interval. (according to TR-NWT 499).
Loop Code Register 1 (Read/Write)
Vaue after RESET: 00
H
EPRM…
Enable Pseudo Random Bit Sequence Monitor
0…
Pseudo random bit sequence (PRBS) monitor is disabled.
1…
PRBS is enabled. Setting this bit enables incrementing the bit
error counter BEC with each detected PRBS bit error. With any
change of state of the PRBS internal synchronization status an
interrupt ISR3.LLBSC is generated. The current status of the
PRBS synchronizer is indicated by bit FRS1.LLBAD.
7
0
LCR1
EPRM
XPRBS
LDC1
LDC0
LAC1
LAC0
FLLB
LLBP
(x3B)