參數(shù)資料
型號: SPAKDSP321VL240
廠商: Freescale Semiconductor
文件頁數(shù): 70/84頁
文件大?。?/td> 0K
描述: IC DSP 24BIT 240MHZ 196-MAPBGA
標準包裝: 2
系列: DSP56K/Symphony
類型: 定點
接口: 主機接口,SSI,SCI
時鐘速率: 240MHz
非易失內(nèi)存: ROM(576 B)
芯片上RAM: 576kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 1.60V
工作溫度: -40°C ~ 100°C
安裝類型: 表面貼裝
封裝/外殼: 196-LBGA
供應商設備封裝: 196-MAPBGA(15x15)
包裝: 托盤
DSP56321 Technical Data, Rev. 11
A-8
Freescale Semiconductor
Power Consumption Benchmark
M_FSL1 EQU 8
; Frame Sync Length 1
M_FSR EQU 9
; Frame Sync Relative Timing
M_FSP EQU 10
; Frame Sync Polarity
M_CKP EQU 11
; Clock Polarity
M_SYN EQU 12
; Sync/Async Control
M_MOD EQU 13
; SSI Mode Select
M_SSTE EQU $1C000
; SSI Transmit enable Mask
M_SSTE2 EQU 14
; SSI Transmit #2 Enable
M_SSTE1 EQU 15
; SSI Transmit #1 Enable
M_SSTE0 EQU 16
; SSI Transmit #0 Enable
M_SSRE EQU 17
; SSI Receive Enable
M_SSTIE EQU 18
; SSI Transmit Interrupt Enable
M_SSRIE EQU 19
; SSI Receive Interrupt Enable
M_STLIE EQU 20
; SSI Transmit Last Slot Interrupt Enable
M_SRLIE EQU 21
; SSI Receive Last Slot Interrupt Enable
M_STEIE EQU 22
; SSI Transmit Error Interrupt Enable
M_SREIE EQU 23
; SI Receive Error Interrupt Enable
;
SSI Status Register Bit Flags
M_IF EQU $3
; Serial Input Flag Mask
M_IF0 EQU 0
; Serial Input Flag 0
M_IF1 EQU 1
; Serial Input Flag 1
M_TFS EQU 2
; Transmit Frame Sync Flag
M_RFS EQU 3
; Receive Frame Sync Flag
M_TUE EQU 4
; Transmitter Underrun Error FLag
M_ROE EQU 5
; Receiver Overrun Error Flag
M_TDE EQU 6
; Transmit Data Register Empty
M_RDF EQU 7
; Receive Data Register Full
;
SSI Transmit Slot Mask Register A
M_SSTSA EQU $FFFF
; SSI Transmit Slot Bits Mask A (TS0-TS15)
;
SSI Transmit Slot Mask Register B
M_SSTSB EQU $FFFF
; SSI Transmit Slot Bits Mask B (TS16-TS31)
;
SSI Receive Slot Mask Register A
M_SSRSA EQU $FFFF
; SSI Receive Slot Bits Mask A (RS0-RS15)
;
SSI Receive Slot Mask Register B
M_SSRSB EQU $FFFF
; SSI Receive Slot Bits Mask B (RS16-RS31)
;------------------------------------------------------------------------
;
EQUATES for Exception Processing
;
;------------------------------------------------------------------------
;
Register Addresses
M_IPRC EQU $FFFFFF
; Interrupt Priority Register Core
M_IPRP EQU $FFFFFE
; Interrupt Priority Register Peripheral
;
Interrupt Priority Register Core (IPRC)
M_IAL EQU $7
; IRQA Mode Mask
相關(guān)PDF資料
PDF描述
VE-B6R-CY-S CONVERTER MOD DC/DC 7.5V 50W
EMC07DRXS CONN EDGECARD 14POS DIP .100 SLD
ACC35DREH-S734 CONN EDGECARD 70POS .100 EYELET
XC5VLX110-1FFG676C IC FPGA VIRTEX-5 110K 676FBGA
VI-BNB-CY-S CONVERTER MOD DC/DC 95V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SPAKDSP321VL275 功能描述:IC DSP 24BIT 275MHZ 196-MAPBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號處理器) 系列:DSP56K/Symphony 標準包裝:40 系列:TMS320DM64x, DaVinci™ 類型:定點 接口:I²C,McASP,McBSP 時鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:160kB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:0°C ~ 90°C 安裝類型:表面貼裝 封裝/外殼:548-BBGA,F(xiàn)CBGA 供應商設備封裝:548-FCBGA(27x27) 包裝:托盤 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
SPAKDSP56824BU70 制造商:Freescale Semiconductor 功能描述:
SPAKF56009FJ81 制造商:Motorola Inc 功能描述:
SPAKMC331CFC16 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:User’s Manual
SPAKMC331CFC20 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:User’s Manual