參數(shù)資料
型號(hào): XR88C681P/40-F
廠商: Exar Corporation
文件頁(yè)數(shù): 70/101頁(yè)
文件大小: 0K
描述: IC UART CMOS DUAL 40PDIP
標(biāo)準(zhǔn)包裝: 9
特點(diǎn): *
通道數(shù): 2,DUART
FIFO's: 1 字節(jié),3 字節(jié)
電源電壓: 4.75 V ~ 5.25 V
帶并行端口:
帶CMOS:
安裝類型: 通孔
封裝/外殼: 40-DIP(0.600",15.24mm)
供應(yīng)商設(shè)備封裝: 40-PDIP
包裝: 管件
其它名稱: 1016-1640
XR88C681P/40-F-ND
XR88C681
70
Rev. 2.11
Receive Shift Register
RXDn
Incoming
Serial Data
Receive Holding
Register
RXCn
Receiver Clock (from Timing Block)
To Data Bus
To be read by the CPU
Figure 37. A Simplified Drawing of the Receiver Shift Register
and Receiver Holding Register
The receiver functions by sensing the voltage level at the
RXDn input. When the far-end transmitter is idle, its TXDn
output (and consequently, the RXDn input) is
continuously “marking”. During this period the Receiver is
inactive and is not receiving or processing any data.
However, when the far-end transmitter sends the START
bit, (with its TXDn output toggling “l(fā)ow”), a receiver clock,
which is 16 times the baud rate (with the 16x clock), will
start sampling this START bit. If the receiver determines
that its RXDn input is still “l(fā)ow” after its 7th sample, then
the receiver hardware considers this signal to be a valid
START bit. If the RXDn input is not “l(fā)ow” at the 7th
sample, the Receiver will ignore this downward pulse as
“noise”. From this 7th sample on, the Receiver will
sample each successive bit at one bit-period intervals
(1/baud rate) with the 1x clock. The purpose of this 16x
Clock is then two-fold.
1. To verify that the detected “l(fā)ow” level in the RXDn input
is indeed a START bit.
2. To establish the phase relationship between the 1x bit
sampling clock, and the incoming serial data stream.
The idea is to sample each data bit in the middle of its
bit period.
Please note that if a 16X clock is selected for the receiver,
this over-sampling procedure occurs with each and every
start bit.
The receiver will continue to sample (and receive) each
bit of the character that follows the START bit, at one-bit
time intervals. Upon reception of the character’s MSB the
receiver will check parity (if programmed) or will sample
for the STOP bit. If the Receiver samples a mark
condition at this time and the parity check (if any) was
valid; a successful reception of the character is
presumed; and the Receiver will prepare to sense and
oversample the occurrence of the START bit for the next
character.
相關(guān)PDF資料
PDF描述
MS27472T16B8PA CONN RCPT 8POS WALL MT W/PINS
MS27473E12F8PA CONN PLUG 8POS STRAIGHT W/PINS
VI-JWH-IW-F3 CONVERTER MOD DC/DC 52V 100W
VI-JWH-IW-F2 CONVERTER MOD DC/DC 52V 100W
VI-JWH-IW-F1 CONVERTER MOD DC/DC 52V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XR88C681XR101524CNN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
XR88C681XR101524M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
XR88C681XR101524N 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
XR88C681XR101528CJJ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
XR88C681XR101528CNN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC