Intel
82801BA ICH2 Datasheet
5-143
Functional Description
5.18.5
System Reset
Table 5-93
indicates the states of the link during various system reset and sleep conditions.
NOTE:
1. ICH2 core well outputs are used as strapping options for the ICH2. They are sampled during system reset.
These signals may have weak pull-ups/put-downs. The ICH2 outputs are driven to the appropriate level prior
to AC_RST# being deasserted, preventing a codec from entering test mode. Straps are tied to the core well
to prevent leakage during a suspend state.
2. The pull-down resistors on these signals are only enabled when the AC-Link Shut Off bit in the AC’97 Global
Control Register is set to 1. All other times, the pull-down resistor is disabled.
3. AC_RST# will be held low during S3–S5. It cannot be programmed high during a suspend state.
4. BIT_CLK and SDIN[1:0] are driven low by the codecs during normal states. If the codec is powered during
suspend states, it holds these signals low. However, if the codec is not present or not powered in suspend,
external pull-down resistors are required.
The transition of AC_RST# to the deasserted state only occurs under driver control. In the S1sleep
state, the state of the AC_RST# signal is controlled by the AC’97 Cold Reset# bit (bit 1) in the
Global Control register. AC_RST# will be asserted (low) by the ICH2 under the following
conditions:
RSMRST# (system reset, including the a reset of the resume well and PCIRST#)
Mechanical power up (causes PCIRST#)
Write to CF9h hard reset (causes PCIRST#)
Transition to S3/S4/S5 sleep states (causes PCIRST#)
Write to AC’97 Cold Reset# bit in the Global Control Register.
Hardware will never deassert AC_RST# (i.e., never deasserts the Cold Reset# bit) automatically.
Only software can deassert the Cold Reset# bit and, hence, the AC_RST# signal. This bit, while it
resides in the core well, remains cleared upon return from S3/S4/S5 sleep states. The AC_RST#
pin remains actively driven from the resume well as indicated.
Table 5-93. AC-link state during PCIRST#
Signal
Power Plane
I/O
During
PCIRST#/
After
PCIRST#/
S1
S3
S4/S5
AC_RST#
Resume
3
Output
Low
Low
Cold
Reset
bit (Hi)
Low
Low
AC_SDOUT
Core
1
Core
1
Output
Low
Running
Low
Low
Low
AC_SYNC
Output
Low
Running
Low
Low
Low
BIT_CLK
Core
Input
Driven by
codec
Running
Low
2,4
Low
2,4
Low
2,4
SDIN[1:0]
Resume
Input
Driven by
codec
Running
Low
2,4
Low
2,4
Low
2,4
Powered by ICminer.com Electronic-Library Service CopyRight 2003