á
XRT72L50
SINGLE CHANNEL DS3/E3 FRAMER WITH HDLC CONTROLLER
REV. 1.2.1
200
This bit-field will remain asserted for the duration that the Yellow Alarm condition exists.
2.
The Receive DS3 Framer block will also generate a Change in FERF Status interrupt to the μP/μC. Conse-
quently, the Receive DS3 Framer block will also assert the FERF Interrupt Status bit, within the Rx DS3
Interrupt Status Register, as depicted below.
The Receive DS3 Framer block will clear the FERF condition, when it starts to receive Receive DS3 Frames
that have its X bits set to 1.
N
OTE
:
The FERF indicator is frequently referred to as the Yellow Alarm.
4.3.2.5.5
The Detection of the FEBE Events
As described in
Section 4.2.4.2.1.9
, a given Terminal Equipment will set the three FEBE (Far-End Block Error)
bit-fields to the value [1, 1, 1] (e.g., all of the FEBE bits are set to “1”) within the outbound DS3 frames if, all of
the following conditions are true about the incoming DS3 line signal.
The Receive Circuitry (within the Terminal Equipment) detects no P-Bit Errors.
The Receive Circuitry (within the Terminal Equipment) detects no CP-Bit Errors.
If the Receive Section of the Terminal Equipment detects any P or CP bit errors, then the Transmit Section of
the Terminal Equipment will set the three FEBE bits (within the outbound DS3 data stream) to a value other
than [1, 1, 1].
How does the Receive DS3 Framer block (within the XRT72L50) respond when it receives a DS3 frame with all
three (3) of its FEBE bit-fields set to “1”
As mentioned above, the Terminal Equipment will transmit DS3 frames, with the FEBE bits set to [1, 1, 1],
during un-erred conditions. Hence, if the Receive DS3 Framer block (within the XRT72L50 Framer IC) receives
DS3 frames with the FEBE bits set to [1, 1, 1] it will interpret this event as an un-erred event, and will continue
normal operation.
However, if the Receive DS3 Framer block receives a DS3 frame with the FEBE bits set to a value other than
[1, 1, 1], then it will increment the PMON FEBE Event Count Registers (which are located at address locations
0x58 and 0x59 within the Framer Address space).
4.3.2.5.6
Detection of Change in the AIC State
Section 4.1
indicates that the AIC (Application Identification Channel) bit-field is the third overhead bit, within F-
Frame # 1. This particular bit-field is set to “1” for the C-Bit Parity Framing Format, and is set to “0” for the M13
Framing Format.
Rx DS3 Status Register (Address = 0x11)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
Not Used
Rx FERF
RxAIC
RxFEBE [2]
RxFEBE [1]
RxFEBE [0]
RO
RO
RO
RO
RO
RO
RO
RO
0
0
0
1
X
X
X
X
Rx DS3 Interrupt Status Register (Address = 0x13)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
CP-Bit Error
Interrupt
Status
LOS Interrupt
Status
AIS Interrupt
Status
IDLE Inter-
rupt Status
FERF Inter-
rupt Status
AIC Interrupt
Status
OOF Inter-
rupt Status
P-Bit Inter-
rupt Status
RUR
RUR
RUR
RUR
RUR
RUR
RUR
RUR
0
X
X
X
1
X
X
X