參數(shù)資料
型號: 82801BAICH2
英文描述: PERIPHERAL (MULTIFUNCTION) CONTROLLER
中文描述: 周邊(多功能)控制器
文件頁數(shù): 69/462頁
文件大?。?/td> 3450K
代理商: 82801BAICH2
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁當(dāng)前第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁第206頁第207頁第208頁第209頁第210頁第211頁第212頁第213頁第214頁第215頁第216頁第217頁第218頁第219頁第220頁第221頁第222頁第223頁第224頁第225頁第226頁第227頁第228頁第229頁第230頁第231頁第232頁第233頁第234頁第235頁第236頁第237頁第238頁第239頁第240頁第241頁第242頁第243頁第244頁第245頁第246頁第247頁第248頁第249頁第250頁第251頁第252頁第253頁第254頁第255頁第256頁第257頁第258頁第259頁第260頁第261頁第262頁第263頁第264頁第265頁第266頁第267頁第268頁第269頁第270頁第271頁第272頁第273頁第274頁第275頁第276頁第277頁第278頁第279頁第280頁第281頁第282頁第283頁第284頁第285頁第286頁第287頁第288頁第289頁第290頁第291頁第292頁第293頁第294頁第295頁第296頁第297頁第298頁第299頁第300頁第301頁第302頁第303頁第304頁第305頁第306頁第307頁第308頁第309頁第310頁第311頁第312頁第313頁第314頁第315頁第316頁第317頁第318頁第319頁第320頁第321頁第322頁第323頁第324頁第325頁第326頁第327頁第328頁第329頁第330頁第331頁第332頁第333頁第334頁第335頁第336頁第337頁第338頁第339頁第340頁第341頁第342頁第343頁第344頁第345頁第346頁第347頁第348頁第349頁第350頁第351頁第352頁第353頁第354頁第355頁第356頁第357頁第358頁第359頁第360頁第361頁第362頁第363頁第364頁第365頁第366頁第367頁第368頁第369頁第370頁第371頁第372頁第373頁第374頁第375頁第376頁第377頁第378頁第379頁第380頁第381頁第382頁第383頁第384頁第385頁第386頁第387頁第388頁第389頁第390頁第391頁第392頁第393頁第394頁第395頁第396頁第397頁第398頁第399頁第400頁第401頁第402頁第403頁第404頁第405頁第406頁第407頁第408頁第409頁第410頁第411頁第412頁第413頁第414頁第415頁第416頁第417頁第418頁第419頁第420頁第421頁第422頁第423頁第424頁第425頁第426頁第427頁第428頁第429頁第430頁第431頁第432頁第433頁第434頁第435頁第436頁第437頁第438頁第439頁第440頁第441頁第442頁第443頁第444頁第445頁第446頁第447頁第448頁第449頁第450頁第451頁第452頁第453頁第454頁第455頁第456頁第457頁第458頁第459頁第460頁第461頁第462頁
Intel
82801BA ICH2 Datasheet
5-13
Functional Description
Power States
The LAN Controller contains power management registers for PCI and implements all four power
states defined in the Power Management Network Device Class Reference Specification, Rev. 1.0.
The four states, D0 through D3, vary from maximum power consumption at D0 to the minimum
power consumption at D3. PCI transactions are only allowed in the D0 state, except for host
accesses to the LAN Controller’s PCI configuration registers. The D1 and D2 power management
states enable intermediate power savings while providing the system wake-up capabilities. In the
D3 state, the LAN Controller can provide wake-up capabilities. Wake-up indications from the
LAN Controller are provided by the Power Management Event (PME#) signal.
D0 Power State.
As defined in the Network Device Class Reference Specification, the device
is fully functional in the D0 power state. In this state, the LAN Controller receives full power
and should be providing full functionality. In the LAN Controller the D0 state is partitioned
into two substates, D0 Uninitialized (D0u) and D0 Active (D0a).
D0u is the LAN Controller’s initial power state following a PCI RST#. While in the D0u state,
the LAN Controller has PCI slave functionality to support its initialization by the host and
supports Wake on LAN* mode. Initialization of the CSR, Memory, or I/O Base Address
Registers (PCI Configuration space) switches the LAN Controller from D0u state to D0a state.
In the D0a state, the LAN Controller provides its full functionality and consumes its nominal
power. In addition, the LAN Controller supports wake on link status change (see
Section 5.2.2.5
). While it is active, the LAN Controller requires a nominal PCI clock signal (in
other words, a clock frequency greater than 16 MHz) for proper operation. The LAN
Controller supports a dynamic standby mode. In this mode, the LAN Controller is able to save
almost as much power as it does in the static power-down states. The transition to or from
standby is done dynamically by the LAN Controller and is transparent to the software.
D1 Power State.
For a device to meet the D1 power state requirements, as specified in the
Advanced Configuration and Power Interface (ACPI) Specification, Revision 1.0, it must not
allow bus transmission or interrupts; however, bus reception is allowed. Therefore, device
context may be lost and the LAN Controller does not initiate any PCI activity. In this state, the
LAN Controller responds only to PCI accesses to its configuration space and system wake-up
events.
The LAN Controller retains link integrity and monitors the link for any wake-up events such
as wake-up packets or link status change. Following a wake-up event, the LAN Controller
asserts the PME# signal.
D2 Power State.
The ACPI D2 power state is similar in functionality to the D1 power state. In
addition to D1 functionality, the LAN Controller can provide a lower power mode with wake-
on-link status change capability. The LAN Controller may enter this mode if the link is down
while the LAN Controller is in the D2 state. In this state, the LAN Controller monitors the link
for a transition from an invalid to a valid link.
The sub-10 mA state due to an invalid link can be enabled or disabled by the PME_EN bit in
the Power Management Driver Register (PMDR). The LAN Controller will consume in D2
10 mA regardless of the link status. It is the LAN Connect component that consumes much
less power during link down, hence LAN Controller in this state can consume <10 mA.
D3 Power State.
In the D3 power state, the LAN Controller has the same capabilities and
consumes the same amount of power as it does in the D2 state. However, it enables the PCI
system to be in the B3 state. If the PCI system is in the B3 state (in other words, no PCI power
is present), the LAN Controller provides wake-up capabilities. If PME is disabled, the LAN
Controller does not provide wake-up capability or maintain link integrity. In this mode the
LAN Controller consumes its minimal power (if PME_EN=0).
The LAN Controller enables a system to be in a sub-5 watt state (low power state) and still be
virtually connected. More specifically, the LAN Controller supports full wake-up capabilities
while it is in the D3 cold state. The LAN Controller is in the ICH2 resume well and, thus, is
connected to an auxiliary power source (a separate LAN well). This enables it to provide
wake-up functionality while the PCI power is off.
Powered by ICminer.com Electronic-Library Service CopyRight 2003
相關(guān)PDF資料
PDF描述
82801FB Intel I/O Controller Hub 6 (ICH6) Family
82801FBM Intel I/O Controller Hub 6 (ICH6) Family
82801FR Intel I/O Controller Hub 6 (ICH6) Family
82801DB Intel 82801DB I/O Controller Hub 4 (ICH4)
82801AA 82801AB (ICH0) I/O Controller Hub
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
82801DB 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 82801DB I/O Controller Hub 4 (ICH4)
82801E 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 82801E Communications I/O Controller Hub (C-ICH)
82801FB 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel I/O Controller Hub 6 (ICH6) Family
82801FBM 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel I/O Controller Hub 6 (ICH6) Family
82801FR 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel I/O Controller Hub 6 (ICH6) Family