參數(shù)資料
型號: 82C836A-20
廠商: Electronic Theatre Controls, Inc.
英文描述: Single-Chip 386sx AT
中文描述: 單芯片386sx在
文件頁數(shù): 14/205頁
文件大?。?/td> 3878K
代理商: 82C836A-20
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁當前第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁
Table 1-1.
Address and Data Buses
Pins
Bus Name
Description
D15-D0
CPU Data
A 16-bit bidirectional bus for data transfer to or from the CPU.
Also used during DMA and master cycles for data transfer to or
from DRAM.
MD15-MD0
Memory Data
A 16-bit bidirectional bus for data transfer to or from local
DRAM. It should be connected to the D-bus though series
resistors to minimize undershoot and overshoot.
XD15-XD0
X-Bus
A 16-bit bidirectional bus for data transfer to or from on-board
peripherals
SD15-SD0
AT Bus Data
The main 16-bit bidirectional bus for transferring data to or from
add-on cards.
A23-A0
CPU Addr
A 24-bit bus, driven primarily by the CPU (80386sx). Driven by
the 82C836 during DMA and refresh cycles.
SA19-SA0
AT Bus Addr
The main 20-bit address bus for addressing I/O and memory
resources on the AT bus.
UA23-UA17
Unlatch Addr
An unlatch address bus providing the high-order address bits for
memory resources on the AT bus.
MA10-MA0
Row/Col Addr
A multiplexed address bus driven by the 82C836 for DRAM row
and column addressing.
Typical on-board I/O resources external to the 82C836 include: keyboard controller,
optional numeric coprocessor, and optional Real Time Clock (RTC). The SCATsx
XD-bus, subject to loading limitations, can also support an on-board video controller,
floppy/hard disk controller, communications ports, parallel port, and/or game port
normally residing on the AT bus.
On-board memory resources external to the 82C836 include the local DRAM and BIOS
EPROM.
In general, all memory and I/O resources, whether on-board or on the AT bus, are either
16-bit or 8-bit resources. 16-bit resources support 16-bit data transfer on all 16 bits of the
respective data bus, as well as 8-bit data transfer to or from an odd address on data bits
8-15, or 8-bit data transfer to or from and even address on data bits 0-7. Note that 16-bit
resources, including the CPU itself always use data bits 0-7 for even-addressed byte
transfers and data bits 8-15 for odd-addressed byte transfers.
8-bit resources, in contrast, always use data bits 0-7, regardless of even or odd addresses,
and can transfer only 8 bits at a time. This disparity between 8-bit resources and 16-bit
resources gives rise to two special cases in data transfer.
Byte Swapping
----Whenever a 16-bit resource (or the CPU) transfers a data byte to or
from an 8-bit resource at an odd address, the data on bits 8-15 for the 16-bit resource
must be transferred to or from bits 0-7 for the 8-bit resource. The 82C836 performs this
byte swapping as needed during CPU I/O or memory read/write cycles, DMA cycles, and
Master cycles, including DMA or Master cycles in which both the data source and the
data destination reside on the AT bus.
82C836 CHIPSet Introduction
Architectural Overview
I
Chips and Technologies, Inc.
P R E L I M I N A R Y
Revision 3.0
1-3
相關PDF資料
PDF描述
82C836B Single-Chip 386sx AT
82C862 FireLink USB Dual Controller Quad Port USB
82C931 Plug and Play Integrated Audio Controller
82S09 576-BIT BIPOLAR RAM (64 X 9)
82S19 576-BIT BIPOLAR RAM (64 X 9)
相關代理商/技術參數(shù)
參數(shù)描述
82C836B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Chip 386sx AT
82C83H 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CMOS Octal Latching Inverting Bus Driver
82C84 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CMOS Clock Generator Driver
82C84A 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CMOS Clock Generator Driver
82C84A/B 制造商: 功能描述: 制造商:undefined 功能描述: