763
SAM4CP [DATASHEET]
43051E–ATPL–08/14
36.6.5.3 IrDA Demodulator
The demodulator is based on the IrDA Receive filter comprised of an 8-bit down counter which is loaded with the value
programmed in US_IF. When a falling edge is detected on the RXD pin, the Filter Counter starts counting down at the
Peripheral Clock speed. If a rising edge is detected on the RXD pin, the counter stops and is reloaded with US_IF. If no
rising edge is detected when the counter reaches 0, the input of the receiver is driven low during one bit time.
Figure 36-34
illustrates the operations of the IrDA demodulator.
Figure 36-34. IrDA Demodulator Operations
The programmed value in the US_IF register must always meet the following criteria:
t
peripheral clock
* (IRDA_FILTER + 3) < 1.41
μ
s
As the IrDA mode uses the same logic as the ISO7816, note that the FI_DI_RATIO field in US_FIDI must be set to a
value higher than 0 in order to assure IrDA communications operate correctly.
36.6.6 RS485 Mode
The USART features the RS485 mode to enable line driver control. While operating in RS485 mode, the USART
behaves as though in asynchronous or synchronous mode and configuration of all the parameters is possible. The
difference is that the RTS pin is driven high when the transmitter is operating. The behavior of the RTS pin is controlled
by the TXEMPTY bit. A typical connection of the USART to an RS485 bus is shown in
Figure 36-35
.
Figure 36-35. Typical Connection to a RS485 Bus
The USART is set in RS485 mode by writing the value 0x1 to the USART_MODE field in US_MR.
The RTS pin is at a level inverse to the TXEMPTY bit. Significantly, the RTS pin remains high when a timeguard is
programmed so that the line can remain driven after the last character completion.
Figure 36-36
gives an example of the
RTS waveform during a character transmission when the timeguard is enabled.
Peripheral Clock
RXD
Receiver
Input
Pulse
Rejected
6
5
4
3
2
6
1
6
5
4
3
2
0
Pulse
Accepted
Counter
Value
USART
RTS
TXD
RXD
Differential
Bus