參數(shù)資料
型號(hào): M37641M8-XXXHP
廠商: Mitsubishi Electric Corporation
英文描述: SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER
中文描述: 單芯片8位CMOS微機(jī)
文件頁(yè)數(shù): 38/149頁(yè)
文件大小: 1997K
代理商: M37641M8-XXXHP
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)當(dāng)前第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)
38
7641 Group
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER
MITSUBISHI MICROCOMPUTERS
PRELIMINARY
Notice: This is not a final specification.
change.
Some parametric limits are subject to
Fig. 31 DMACx (x = 0, 1) block diagram
DMAC
The 7641 group is equipped with 2 channels of DMAC (direct
memory access controller) which enable high speed data transfer
from a memory to a memory without use of the CPU.
The DMAC initiates the data transfer with an interrupt factor speci-
fied by the DMAC channel x (x = 0, 1) hardware transfer request
source bit (DxCEN), or with a software trigger.
The DxTMS [DMA Channel x (x = 0, 1) Transfer Mode Selection
Bit] selects one of two transfer modes; cycle steal mode or burst
transfer mode. In the cycle steal mode, the DMAC transfers one
byte of data for each request. In the burst transfer mode, the
DMAC transfers the number of bytes data specified by the transfer
count register for each request. The count register is a 16-bit
counter; the maximum number of data is 65,536 bytes per one re-
quest.
Figure 31 shows the DMA control block diagram and Figure 32
shows the structure of DMAC related registers.
[DMAC Index and Status Register] DMAIS
The DMAC Index and Status Register consists of various control
bits for the DMAC and its status flags.
The DMA Channel Index Bit (DCI) selects which channel ( 0 or 1)
will be accessed, since the mode registers, source registers, des-
tination registers and transfer count register of both DMAC
channels share the same SFR addresses, respectively.
[DMAC Channel x (x = 0, 1) Mode Registers 1, 2] DMAxM1,
DMAxM2
The 16 bits of DMAC Channel x Mode Registers 1 and 2 control
each operation of DMAC channels 0 and 1.
When the DMAC Channel x (x = 0, 1) Write Bit (DxDWC) is “0”,
data is simultaneously written into each latch and register of the
Source Registers, Destination Register, and Transfer Count Reg-
isters. When this bit is “1”, data is written only into their latches.
When data is read from each register, it must be read from the
higher bytes first, then the lower bytes. When writing data, write to
the lower bytes first, then the higher bytes.
I
U
S
S
O
E
E
E
E
n
t
A
e
i
g
B
P
P
P
P
e
R
r
i
n
E
0
,
(
e
(
e
(
e
1
O
r
r
T
l
a
u
1
I
l
:
n
n
n
U
p
/
O
t
:
r
e
c
e
I
N
i
v
T
0
,
e
,
U
T
A
i
m
R
e
T
r
1
Y
t
,
r
a
C
n
N
s
T
m
R
1
i
t
,
a
,
I
d
d
d
B
p
p
p
T
F
0
o
o
o
F
(
t
t
t
F
d
)
)
)
O
a
1
2
3
t
d
a
r
r
r
)
e
e
e
a
,
c
c
c
t
a
i
i
i
n
n
n
I
e
e
e
i
i
i
e
v
v
v
e
e
e
x
/
/
/
s
t
t
t
t
r
r
r
i
a
a
a
n
n
n
n
g
s
s
s
m
m
m
i
i
i
t
t
t
i
I
U
S
C
S
O
E
E
E
E
n
t
A
e
N
i
g
B
P
P
P
P
e
R
r
i
T
n
E
1
,
(
e
(
e
(
e
1
O
r
r
T
l
R
0
a
u
2
I
p
/
O
t
:
r
e
c
e
I
N
i
v
T
1
,
e
,
U
T
A
i
m
R
e
T
r
2
1
,
t
r
T
a
n
i
m
s
m
e
i
t
X
,
a
,
r
,
l
:
n
n
n
U
I
d
d
d
B
p
p
p
T
F
1
o
o
o
F
(
t
t
t
F
d
)
)
)
O
a
1
2
4
t
d
a
r
r
r
)
e
e
e
a
,
c
c
c
t
a
i
i
i
n
n
n
I
e
e
e
i
i
i
e
v
v
v
e
e
e
x
/
/
/
s
t
t
t
t
r
r
r
i
a
a
a
n
n
n
n
g
s
s
s
m
m
m
i
i
i
t
t
t
i
Case of DMAC
channel 0
Case of DMAC
channel 1
D
M
A
C
c
h
a
n
n
e
l
X
Channel X timing
generator
Channel X transfer
source register
Channel X transfer
destination register
DxDRCE
DxDRID
DxRLD
DRLDD
Ch
a
n
n
e
l
X
t
r
a
n
s
f
e
r
c
o
u
n
t
r
e
g
i
s
t
e
r
I
n
e
t
n
e
e
r
r
r
u
a
p
t
o
t
g
r
D
i
n
M
t
e
A
r
C
r
u
x
p
t
r
e
q
u
e
s
t
Address bus
D
D
D
D
D
D
D
D
x
x
x
x
x
x
x
x
C
C
U
S
H
H
H
H
E
R
M
W
R
R
R
R
N
R
I
T
S
S
S
S
E
3
2
1
0
DxSRCE
DxSRID
DxRLD
D
R
L
D
D
I
n
t
e
r
r
u
p
t
d
i
s
a
b
l
e
f
l
a
(
I
f
l
a
g
)
T
e
m
p
o
r
a
r
y
r
e
g
i
s
t
e
r
I
n
d
e
x
s
t
a
t
u
s
r
e
g
i
s
t
e
r
D
x
U
F
D
x
D
A
U
E
M
r
e
o
g
d
i
s
e
t
e
1
r
D
x
T
M
S
D
T
S
C
Mode 2
register
Ch
a
s
n
o
n
u
e
r
l
c
X
e
l
t
a
r
a
t
c
n
h
s
f
e
r
Channel X transfer
destination latch
15
Channel X transfer count latch
D
x
D
W
C
D
x
D
W
C
D
x
D
W
C
Data bus
D
a
t
a
b
u
s
D
D
x
x
U
S
F
F
I
1
5
0
0
1
5
0
相關(guān)PDF資料
PDF描述
M37702M2-127FP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
M37702S1AFP Single Chip 16 Bits CMOS Microcomputer(16位單片機(jī))
M37702S1BFP Single Chip 16 Bits CMOS Microcomputer(16位單片機(jī))
M37702M2A Single Chip 16 Bits CMOS Microcomputer(16位單片機(jī))
M37702M2B Single Chip 16 Bits CMOS Microcomputer(16位單片機(jī))
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M376420RS 制造商:OKI 功能描述:3764-20 NOTES
M3764-20RS 制造商:OKI 功能描述:3764-20 NOTES 制造商: 功能描述:Dynamic RAM, Page Mode, 64K x 1, 16 Pin, Plastic, DIP 制造商:OK International 功能描述:Dynamic RAM, Page Mode, 64K x 1, 16 Pin, Plastic, DIP
M3-7643A-S 制造商:Harris Corporation 功能描述:
M37643F8E8-XXXFP 制造商:RENESAS 制造商全稱:Renesas Technology Corp 功能描述:SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER
M37643F8M8-XXXFP 制造商:RENESAS 制造商全稱:Renesas Technology Corp 功能描述:SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER