XRT74L73
3 CHANNEL, ATM UNI/PPP DS3/E3 FRAMING CONTROLLER
PRELIMINARY
REV. P1.0.1
212
where ’[d5, d4, d3, d2, d1, d0]’ is the FEAC code
word. The rightmost bit (e.g., a 1) of the FEAC Mes-
sage, is transmitted first. Since each DS3 frame con-
tains only 1 FEAC bit, 16 DS3 Frames are required to
transmit the 16 bit FEAC Code Message.
The XRT74L73 contains the following two registers
that support FEAC Message Transmission.
Tx DS3 FEAC Register (Address = 0x32)
Tx DS3 FEAC Configuration and Status Register
(Address = 0x31)
Operating the Transmit FEAC Processor
In order to transmit a FEAC message to the remote
terminal, the following steps must be executed.
1.
Write the 6-bit FEAC code (to be sent) into the Tx
DS3 FEAC Register.
2.
Enable the Transmit FEAC Processor.
3.
Initiate the Transmission of the FEAC Message.
Each of these steps will be described in detail below.
STEP 1 - Writing in the six bit FEAC Codeword (to
be sent)
In this step, the μP/μC writes the six bit FEAC code
word into the Tx DS3 FEAC Register. The bit format
of this register is presented below.
STEP 2 - Enabling the Transmit FEAC Processor
In order to enable the Transmit FEAC Processor
(within the Transmit DS3 HDLC Controller block) a “1”
must be written into bit 2 (Tx FEAC Enable) within the
Tx DS3 FEAC Configuration and Status Register, as
depicted below.
At this point, the Transmit FEAC Processor can be
commanded to begin transmission (See STEP 3).
STEP 3 - Initiate the Transmission of the FEAC
Message
The transmission of the FEAC code word (residing in
the Tx DS3 FEAC register) can be initiated by writing
a “1” to bit 1 (Tx FEAC Go) within the Tx DS3 FEAC
Configuration and Status register, as depicted below.
N
OTE
:
While executing this particular write operation, the
binary value “000xx110b” should be written into the Tx DS3
FEAC Configuration and Status Register. This insures that
a “1” is also being written to Bit 2 (Tx FEAC Enable) of the
0
d5
d4
d3
d2
d1
d0
0
1
1
1
1
1
1
1
1
TX DS3 FEAC REGISTER (ADDRESS = 0X32)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
Not Used
TxFEAC[5]
TxFEAC[4]
TxFEAC[3]
TxFEAC[2]
TxFEAC[1]
TxFEAC[0]
Not Used
RO
R/W
R/W
R/W
R/W
R/W
R/W
R0
0
d5
d4
d3
d2
d1
d0
0
TRANSMIT DS3 FEAC CONFIGURATION AND STATUS REGISTER (ADDRESS = 0X31)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
Not Used
Not Used
Not Used
TxFEAC
Interrupt
Enable
TxFEAC
Interrupt
Status
TxFEAC
Enable
TxFEAC
Go
TxFEAC
Busy
RO
RO
RO
R/W
RUR
R/W
R/W
R0
x
x
x
x
x
1
X
X
TRANSMIT DS3 FEAC CONFIGURATION AND STATUS REGISTER (ADDRESS = 0X31)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
Not Used
Not Used
Not Used
TxFEAC
Interrupt
Enable
TxFEAC
Interrupt
Status
TxFEAC
Enable
TxFEAC
Go
TxFEAC
Busy
RO
RO
RO
R/W
RUR
R/W
R/W
R0
x
x
x
x
x
1
1
X