XRT74L73
3 CHANNEL, ATM UNI/PPP DS3/E3 FRAMING CONTROLLER
REV. P1.0.1
PRELIMINARY
347
)
The Framer IC will respond to this command by doing
the following.
1.
Asserting both the RxOOF and RxLOF output
pins.
2.
Generating both the Change in OOF Status and
the Change in LOF Status interrupts to the Micro-
processor.
3.
Asserting both the RxLOF and RxOOF bit-fields
within the Rx E3 Configuration & Status Register,
as depicted below.
5.3.2.4
Synchronization Section, within the Receive E3
Framer block
The user can monitor the number of FAS pattern er-
rors that have been detected by the Receive E3
Framer block. This is accomplished by periodically
reading the PMON Framing Bit/Byte Error Event
Count Registers (Address = 0x52 and 0x53). The
byte format of these registers are presented below.
Performance Monitoring of the Frame
5.3.2.5
The user can roughly determine the current framing
state that the Receive E3 Framer block is operating in
by reading the logic state of the RxOOF and the Rx-
LOF output pins. Table 77 presents the relationship
between the state of the RxOOF and RxLOF output
pins, and the Framing State of the Receive E3 Fram-
er block.
The RxOOF and RxLOF output pin.
5.3.2.6
5.3.2.7
Declaring an LOS Condition
The Receive E3 Framer block will declare a Loss of
Signal (LOS) Condition, when it detects 32 consecu-
E3 Receive Alarms
The Loss of Signal (LOS) Alarm
tive incoming “0’s” via the RxPOS and RxNEG input
pins or if the ExtLOS input pin (from the XRT7300
DS3/E3/STS-1 LIU IC) is asserted. The Receive E3
Framer block will indicate that it is declaring an LOS
condition by.
I/O CONTROL REGISTER (ADDRESS = 0X01)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
Disable
TxLOC
LOC
Disable
RxLOC
AMI/
ZeroSup*
Unipolar/
Bipolar*
TxLine
Clk
Invert
RxLine
Clk
Invert
Reframe
R/W
RO
R/W
R/W
R/W
R/W
R/W
R/W
1
0
1
0
0
0
0
1
RXE3 CONFIGURATION & STATUS REGISTER - 2 (ADDRESS = 0X11)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
RxLOF
Algo
RxLOF
RxOOF
RxLOS
RxAIS
Not Used
RxFERF
R/W
RO
RO
RO
RO
RO
RO
RO
0
1
1
0
0
1
1
0
T
ABLE
77: T
HE
R
ELATIONSHIP
BETWEEN
THE
L
OGIC
S
TATE
OF
THE
R
X
OOF
AND
R
X
LOF
OUTPUT
PINS
,
AND
THE
F
RAMING
S
TATE
OF
THE
R
ECEIVE
E3 F
RAMER
BLOCK
R
X
LOF
R
X
OOF
F
RAMING
S
TATE
OF
THE
R
ECEIVE
E3 F
RAMER
BLOCK
0
0
In Frame
0
1
OOF Condition (The Receive E3 Framer block is operating in the 3ms OOF period).
1
0
Invalid
1
1
LOF Condition