Intel
82801BA ICH2 Datasheet
7-15
LAN Controller Registers (B1:D8:F0)
7.2.5
EEPROM Control Register
Offset Address:
Default Value:
0Eh
00h
Attribute:
Size:
RO, R/W
8 bits
The EEPROM Control Register is a 16-bit field that enables a read from and a write to the external
EEPROM.
Table 7-5. Self-Test Results Format
Bit
Description
31:13
Reserved
12
General Self-Test Result.
0 = Pass
1 = Fail
11:6
Reserved
5
Diagnose Result.
This bit provides the result of an internal diagnostic test of the Serial Subsystem.
0 = Pass
1 = Fail
4
Reserved
3
Register Result.
This bit provides the result of a test of the internal Parallel Subsystem registers.
0 = Pass
1 = Fail
2
ROM Content Result.
This bit provides the result of a test of the internal microcode ROM.
0 = Pass
1 = Fail
1:0
Reserved
Bit
Description
7:4
Reserved
3
EEPROM Serial Clock (EESK)
—R/W. Toggling this bit clocks data into or out of the EEPROM.
Software must ensure that this bit is toggled at a rate that meets the EEPROM component’s
minimum clock frequency specification.
0 = Drives the ICH2’s EE_SHCLK signal low.
1 = Drives the ICH2’s EE_SHCLK signal high.
2
EEPROM Chip Select (EECS)
—R/W.
0 = Drives the ICH2’s EE_CS signal low, to disable the EEPROM. this bit must be set to 0 for a
minimum of 1
μ
s between consecutive instruction cycles.
1 = Drives the ICH2’s EE_CS signal high, to enable the EEPROM.
1
EEPROM Serial Data In (EEDI)
—WO. Note that this bit represents "Data In" from the perspective
of the EEPROM device. The value of this bit is written to the EEPROM when performing write
operations.
0
EEPROM Serial Data Out (EEDO)
—RO. Note that this bit represents "Data Out" from the
perspective of the EEPROM device. This bit contains the value read from the EEPROM when
performing read operations.
Powered by ICminer.com Electronic-Library Service CopyRight 2003