參數(shù)資料
型號: GS4576S09L-25
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: DDR DRAM, PBGA144
封裝: UBGA-144
文件頁數(shù): 2/64頁
文件大?。?/td> 2691K
代理商: GS4576S09L-25
Preliminary
GS4576S09/18L
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 4/2011
10/64
2011, GSI Technology
DLL Reset
Mode Register Bit 7 (M7) selects DLL Reset as is shown in the Mode Register Definition tables. The default setting for M7 is
Low—DLL disabled. Once M7 is set High, 1024 cycles (5
μs at 200 MHz) are needed before a Read command can be issued. The
delay allows the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result
in a violation of the tCKQK parameter. A reset of the DLL is necessary if tCK or VDD is changed after the DLL has been enabled.
To reset the DLL, set M7 is Low. After waiting tMRSC, an MRS command should be issued to set M7 High. 1024 clock cycles
must pass before loading the next Read command.
Driver Impedance Mapping
The LLDRAM II is equipped with programmable impedance output buffers. Setting Mode Register Bit 8 (M8) High during the
MRS command activates the output impedance control. Programmable impedance output buffers allow the user to match the driver
impedance to the PCB trace impedance. To adjust the impedance, an external resistor (RQ) is connected between the ZQ ball and
VSS. The value of the resistor must be five times the desired impedance (e.g., a 300
Ω resistor produces an output impedance of
60
Ω). RQ values of 125Ω–300Ω are supported, allowing an output impedance range of 25–60Ω (+/- 15 %).
The drive impedance of uncompensated output transistors can change over time due to changes in supply voltage and die
temperature. When drive impedance control is enabled in the MRS, the value of RQ is periodically sampled and needed impedance
updates are made automatically. Updates do not affect normal device operation or signal timing.
When Bit M8 is set Low during the MRS command, the output compensation circuits are still active but reference an internal
resistance reference. The internal reference is imprecise and subject to temperature and voltage variations so output buffers are set
to a nominal output impedance of 50
Ω, but are subject to a ±30 percent variance over Commercial temperature range.
相關(guān)PDF資料
PDF描述
GS54180RK 1 ELEMENT, 18 uH, GENERAL PURPOSE INDUCTOR, SMD
GS54180RJ 1 ELEMENT, 18 uH, GENERAL PURPOSE INDUCTOR, SMD
GS54180BL 1 ELEMENT, 18 uH, GENERAL PURPOSE INDUCTOR, SMD
GS54151RL 1 ELEMENT, 150 uH, GENERAL PURPOSE INDUCTOR, SMD
GS54151RK 1 ELEMENT, 150 uH, GENERAL PURPOSE INDUCTOR, SMD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS4576S18GL-24I 制造商:GSI Technology 功能描述:32MB X 18 SEPARATE I/O - Trays
GS4576S18L-24I 制造商:GSI Technology 功能描述:32MB X 18 SEPARATE I/O - Trays
GS4-6 制造商:JST Manufacturing 功能描述:CRIMP TERMINAL RING 4MM 制造商:JST Manufacturing 功能描述:CRIMP TERMINAL, RING, 4MM 制造商:JST Manufacturing 功能描述:CRIMP TERMINAL, RING, 4MM; Connector Type:Ring Tongue; Termination Method:Crimp; Stud/Tab Size:4mm; Wire Size AWG Min:12AWG; Wire Size AWG Max:10AWG; SVHC:No SVHC (19-Dec-2012); Cable Diameter Max:3.6mm; Stud Size:4mm; Wire Area Size;RoHS Compliant: Yes
GS4-6 BR TIN 制造商:STIMPSON 功能描述:
GS4-6 BRASS 制造商:STIMPSON 功能描述: