Physical Layer Interface Controller (PLIC)
MCF5272 ColdFire Integrated Microprocessor User’s Manual, Rev. 3
Freescale Semiconductor
13-23
13.5.11 Aperiodic Status Register (PASR)
All bits in this register are read only and are set on hardware or software reset.
The PASR register is a 16-bit register containing the aperiodic interrupt status information for the C/I and
monitor channel transmit and receive registers for all four ports on the MCF5272. An aperiodic interrupt
condition remains asserted as long as any one of the bits within the PASR register is set.
2
DRDF
D receive data full. This bit indicates that the D receive data register for the respective port is full.
DRDF is cleared when the CPU reads the receive data register PnDRR.
1
B2RDF
B2 receive data full. This bit indicates that the B2 receive data register for the respective port is full.
B2RDF is cleared when the CPU reads the receive data register PnB2RR.
0
B1RDF
B1 receive data full. This bit indicates that the B1 receive data register for the respective port is full.
B1RDF is cleared when the CPU reads the receive data register PnB2RR.
15
14
13
12
11
10
987
654
321
0
Field GCR
3
GCT
3
GMR
3
GMT
3
GCR
2
GCT
2
GMR
2
GMT
2
GCR
1
GCT
1
GMR
1
GMT
1
GCR
0
GCT
0
GMR
0
GMT
0
Reset
0000_0000_0000_0000
R/W
Read Only
Addr
MBAR + 0x38C
Figure 13-23. Aperiodic Status Register (PASR)
Table 13-6. PASR Field Descriptions
Bits
Name
Description
15, 11, 7, 3
GCRn
GCI C/I received. When set, this bit indicates that valid new data has been written to a GCI C/I
receive register. An interrupt is queued when this bit is set if the GCR interrupt enable bit has
been set in the corresponding PnICR register. The GCR bit and associated interrupt are
automatically cleared when the corresponding PnGCIR register has been read by the CPU.
14, 10, 6, 2
GCTn
GCI C/I transmitted. When set, this bit indicates that a C/I register is empty. An interrupt is
queued when this bit is set if the GCT interrupt enable bit has been set in the corresponding
PnICR register. The GCT bit and associated interrupt are automatically cleared when the
PGCITSR register has been read by the CPU.
13, 9, 5, 1
GMRn
GCI monitor received. When set, this bit indicates that data has been written to a monitor
channel receive register. An interrupt is queued when this bit is set if the GMR interrupt enable
bit has been set in the corresponding PnICR register. The GMR bit and associated interrupt are
automatically cleared when the corresponding PnGMR register has been read by the CPU.
12, 8, 4, 0
GMTn
GCI monitor transmitted. When set, this bit indicates that the monitor channel transmit register
is empty. An interrupt is queued when this bit is set if the GMT interrupt enable bit has been set
in the corresponding PnICR register. The GMT bit and associated interrupt are automatically
cleared when the PGMTS register has been read by the CPU.
Table 13-5. P0PSR–P3PSR Field Descriptions
Bits
Name
Description