參數(shù)資料
型號: MT90500
廠商: Mitel Networks Corporation
英文描述: Multi-Channel ATM AAL1 SAR
中文描述: 多通道自動柜員機(jī)AAL1特區(qū)
文件頁數(shù): 151/159頁
文件大小: 514K
代理商: MT90500
MT90500
151
7.4.3 External Memory Bandwidth Requirements
The following section provides estimated external memory bandwidth requirements to support the functionality
of the MT90500, excluding negligible non-CBR traffic (i.e. data cells or OAM cells). The following scenarios are
examined: 256, 512, and 1024 bidirectional TDM channels. The memory clock MEMCLK is tied to the input
MCLK, which also clocks all internal processes, and also controls CPU access speed.
ATM Transmit Process Bandwidth
A. Access to TX Circular Buffer Control Structure.
One word read access is required per TDM channel every 4 frames. Thus, one double-word access can
retrieve 2 TDM channels every 4 frames (500
μ
s):
(1 double-word read access / (2 channels * 500
μ
s)) * ‘N’ TDM channels = 1000 * ‘N’ accesses/s.
256 TDM channels
0.256 M accesses / s
512 TDM channels
0.512 M accesses / s
1024 TDM channels
1.024 M accesses / s
B. Access to the Transmit Circular Buffers.
One double word (32-bit) write access is required to transfer a TDM channel into a circular buffer every four
frames (500
μ
s). As well, four additional read accesses are required to retrieve the data byte by byte:
((1 double-word write access + 4 half-word read accesses) / 500
μ
s) * ‘N’ TDM channels = 10000 * ‘N’
accesses/s.
256 TDM channels
2.56 M accesses / s
512 TDM channels
5.12 M accesses / s
1024 TDM channels
10.24 M accesses / s
C. Access to Transmit Event Schedulers.
Assuming that we have selected 16 VC Pointers (one word each) per frame, we require eight double-word read
accesses per scheduler per frame (125
μ
s):
(8 double-word read accesses / 125
μ
s) * ‘N’ event schedulers = 64000 * ‘N’ accesses/s.
1 scheduler
0.064 M accesses / s
3 schedulers
0.192 M accesses / s
D. Transmit Control Structure Accesses.
Each cell transmitted requires three control double-word read accesses (for the twelve bytes of control data at
the start of each Transmit Control Structure), one control double-word write access (to update the Current
Entry, Sequence Number, and Circular Buffer Pointer fields of the Transmit Control Structure), as well as up to
24 double-word read accesses (to select up to 48 TDM Circular Buffer addresses per cell) to know which data
to transfer, for a total of up to 28 memory accesses per cell transmitted. 256 TDM channels represent a rate of
~ 5.5 cells / 125
μ
s; 512 TDM channels represent a rate of ~11 cells / 125
μ
s; etc.
(28 double-word memory accesses * estimated cell arrival rate (per 125
μ
s) = 224000 * cell arrival rate.
* The case of one TDM channel per cell has been optimized to outperform the standards stated herein. The
case of VCs having odd numbers of TDM channels is slightly worse than the number given.
256 TDM channels
1.232 M accesses / s
512 TDM channels
2.464 M accesses / s
1024 TDM channels
4.928 M accesses / s
Sub-total external memory access bandwidth requirements to support the TDM to ATM transmit
process:
Minimum requirements:
~ 4.11 M accesses / sec
Maximum requirements:
~ 16.4 M accesses / sec
相關(guān)PDF資料
PDF描述
MT90500AL Multi-Channel ATM AAL1 SAR
MT90502 Multi-Channel AAL2 SAR(多通道 ATM AAL2分段及重組設(shè)備(基于通訊總線的系統(tǒng)與ATM網(wǎng)絡(luò)的接口))
MT90732AP Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
MT90732 Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
MT90733 Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT90500AL 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:Multi-Channel ATM AAL1 SAR
MT90500AL-ENG1 制造商:Mitel Networks Corporation 功能描述:
MT90502 制造商:ZARLINK 制造商全稱:Zarlink Semiconductor Inc 功能描述:Multi-Channel AAL2 SAR
MT90502_06 制造商:ZARLINK 制造商全稱:Zarlink Semiconductor Inc 功能描述:Multi-Channel AAL2 SAR
MT90502AG 制造商:Rochester Electronics LLC 功能描述: 制造商:Zarlink Semiconductor Inc 功能描述: