
S/UNI-ATLAS-3200 Telecom Standard Product Data Sheet
Preliminary
Proprietary and Confidential to PMC-Sierra, Inc., and for its Customers’ Internal Use
Document ID: PMC-1990553, Issue 4
187
Register 0x043: SYSCLK DLL Register 4
Bit
Type
Function
Default
31:8
Unused
X
7
R
SYSCLKI
X
6
R
REFCLKI
X
5
R
ERRORI
X
4
R
CHANGEI
X
3
Unused
X
2
R
ERROR
X
1
R
CHANGE
0
0
R
RUN
0
The DLL Control Status Register provides information of the DLL operation.
RUN
The DLL lock status register bit RUN indicates the DLL has found a delay line tap in which
the phase difference between the rising edge of REFCLK and the rising edge of SYSLCK is
zero. After system reset, RUN is logic zero until the phase detector indicates an initial lock
condition. When the phase detector indicates lock, RUN is set to logic 1. The RUN register
bit is cleared only by a system reset or a software reset (writing to register 0x042).
CHANGE
The delay line tap change register bit CHANGE indicates the DLL has moved to a new delay
line tap. CHANGE is set high for eight SYSCLK cycles when the DLL moves to a new
delay line tap.
CHANGEI
The delay line tap change event register bit (CHANGEI) indicates the CHANGE register bit
has changed value. When the CHANGE register changes from a logic zero to a logic one, the
CHANGEI register bit is set to logic one. The CHANGEI register bit is cleared immediately
after it is read, thus acknowledging the event has been recorded.
REFCLKI
The reference clock event register bit REFCLKI provides a method to monitor activity on the
reference clock. When the REFCLK primary input changes from a logic zero to a logic one,
the REFCLKI register bit is set to logic one. The REFCLKI register bit is cleared
immediately after it is read, thus acknowledging the event has been recorded.