4 CHANNEL, ATM UNI/PPP DS3/E3 FRAMING CONTROLLER
ADVANCED CONFIDENTIAL
XRT74L74
REV. P1.1.1
283
Setting this bit-field to “1” enables the Receive Sec-
tion (at the Block Level) for interrupt generation. Con-
versely, setting this bit-field to “0” disables the Re-
ceive Section for interrupt generation.
5.3.6.2
Enabling/Disabling and Servicing
Receive Section Interrupts
The Receive Section of the XRT74L74 Framer IC
contains numerous interrupts. The Enabling/Dis-
abling and Servicing of each of these interrupts is de-
scribed below.
5.3.6.2.1
The Change of State on Receive LOS
Interrupt
If the Change of State on Receive LOS (Loss of Sig-
nal) Interrupt is enabled, then the XRT74L74 Framer
IC will generate an interrupt in response to either of
the following conditions.
1.
When the XRT74L74 Framer IC declares an LOS
(Loss of Signal) condition, and
2.
When the XRT74L74 Framer IC clears the LOS
(Loss of Signal) condition.
Conditions causing the XRT74L74 Framer IC to
declare an LOS condition
If the XRT7300 LIU IC declares an LOS condition,
and drives the RLOS input pin (of the XRT74L74
Framer IC) "High".
If the XRT74L74 Framer IC detects a 180 consecu-
tive “0’s”, via the RxPOS and RxNEG input pins.
Conditions causing the XRT74L74 Framer IC to
clear the LOS condition.
When the XRT7300 LIU IC ceases declaring an
LOS condition and drives the RLOS input pin (of
the XRT74L74 Framer IC) "Low".
When the XRT74L74 Framer IC detects at least 60
marks (via the RxPOS and RxNEG input pins) out
of 180 bit-periods.
Enabling and Disabling the Change of State on
Receive LOS Interrupt:
The Change of State on Receive LOS Interrupt can
be enabled or disabled by writing the appropriate val-
ue into Bit 6 (LOS Interrupt Enable) within the RxDS3
Interrupt Enable Register, as illustrated below.
Setting this bit-field to “1” enables this interrupt. Con-
versely, setting this bit-field to “0” disables this inter-
rupt.
Servicing the Change of State on Receive LOS In-
terrupt
Whenever the XRT74L74 Framer IC detects this in-
terrupt, it will do all of the following.
It will assert the Interrupt Request output pin (INT)
by driving this pin "Low".
BLOCK INTERRUPT ENABLE REGISTER (ADDRESS = 0X04)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
RxDS3/E3
Interrupt
Enable
R/W
X
Not Used
TxDS3/E3
Interrupt
Enable
R/W
0
One Second
Interrupt
Enable
R/W
0
RO
0
RO
0
RO
0
RO
0
RO
0
RXDS3 INTERRUPT ENABLE REGISTER (ADDRESS = 0X12)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
CP Bit Error
Interrupt
Enable
R/W
0
LOS
Interrupt
Enable
R/W
0
AIS
Interrupt
Enable
R/W
0
Idle Interrupt
Enable
FERF
Interrupt
Enable
R/W
0
AIC
Interrupt
Enable
R/W
0
OOF
Interrupt
Enable
R/W
0
P-Bit Error
Interrupt
Enable
R/W
0
R/W
0