Revision 1.2
171
www.national.com
Integrated Functions (
Continued
)
G
Index 41h
PCI Control Function 2 Register (R/W)
Default Value = 96h
7
6
5
RSVD
RW_CLK
PFS
Reserved:
Set to 0.
Raw Clock:
A debug signal used to view internal clock operation. 0 = Disable; 1 = Enable.
PERR# forces SERR#:
PCI master drives an active SERR# anytime it also drives or receives an active
PERR#: 0 = Disable; 1 = Enable.
X-Bus to PCI Write Buffer:
Enable GXLV processor PCI master
’
s X-Bus write buffers (non-locked mem-
ory cycles are buffered, I/O cycles and lock cycles are not buffered): 0 = Disable; 1 = Enable.
Slave Disconnect Boundary:
GXLV as a PCI slave issues a disconnect with burst data when it crosses
line boundary:
00 = 128 bytes
01 = 256 bytes
10 = 512 bytes
11 = 1024 bytes
Works in conjunction with bit 1.
Slave Disconnect Boundary Enable:
GXLV as a PCI slave:
0 = Disconnects on boundaries set by bits [3:2].
1 = Disconnects on cache line boundary which is 16 bytes.
X-Bus Wait State Enable:
The PCI slave acting as a master on the X-Bus will insert wait states on write
cycles for data setup time. 0 = Disable; 1 = Enable.
4
XWB
3:2
SDB
1
SDBE
0
XWS
Index 42h
Reserved
Default Value = 00h
Index 43h
PCI Arbitration Control 1 Register (R/W)
Default Value = 80h
7
BG
Bus Grant:
0 = Grants bus regardless of X-Bus buffers.
1 = Grants bus only if X-Bus buffers are empty.
Reserved:
Set to 1.
REQ2# Retry Mask Enable:
Arbiter allows the REQ2# to be masked based on the master retry mask in
bits [2:1]: 0 = Disable; 1 = Enable.
REQ1# Retry Mask Enable:
Arbiter allows the REQ1# to be masked based on the master retry mask in
bits [2:1]: 0 = Disable; 1 = Enable.
REQ0# Retry Mask Enable:
Arbiter allows the REQ0# to be masked based on the master retry mask in
bits [2:1]: 0 = Disable; 1 = Enable.
Master Retry Mask:
When a target issues a retry to a master, the arbiter can mask the request from the
retried master in order to allow other lower order masters to gain access to the PCI bus:
00 = No retry mask
01 = Mask for 16 PCI clocks
10 = Mask for 32 PCI clocks
11 = Mask for 64 PCI clocks
Hold X-bus on Retries:
Arbiter holds the X-Bus X_HOLD for two additional clocks to see if the retried
master will request the bus again: 0 = Disable; 1 = Enable
(This may prevent retry thrashing in some cases.)
6
5
RSVD
RME2
4
RME1
3
RME0
2:1
MRM
0
HXR
Table 4-44. PCI Configuration Registers (Continued)
Bit
Name
Description