參數(shù)資料
型號: ADSP-21469KBCZ-3
廠商: Analog Devices Inc
文件頁數(shù): 56/72頁
文件大?。?/td> 0K
描述: IC DSP 32/40BIT 400MHZ 324BGA
產品變化通告: Pin Function Change 08/Mar/2012
標準包裝: 1
系列: SHARC®
類型: 浮點
接口: DAI,DPI,EBI/EMI,I²C,SCI,SPI,SSP,UART/USART
時鐘速率: 400MHz
非易失內存: 外部
芯片上RAM: 5Mb
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 1.05V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 324-BGA,CSPBGA
供應商設備封裝: 324-CSPBGA
包裝: 托盤
Rev. 0
|
Page 6 of 72
|
June 2010
ADSP-21469
floating-point storage format is supported that effectively
doubles the amount of data that may be stored on-chip. Conver-
sion between the 32-bit floating-point and 16-bit floating-point
formats is performed in a single instruction. While each
memory block can store combinations of code and data,
accesses are most efficient when one block stores data using the
DM bus for transfers, and the other block stores instructions
and data using the PM bus for transfers.
Using the DM bus and PM buses, with one bus dedicated to a
memory block, assures single-cycle execution with two data
transfers. In this case, the instruction must be available in the
cache.
The memory map in Table 3 displays the internal memory
address space of the ADSP-21469 processor.
The 48-bit space section describes what this address range looks
like to an instruction that retrieves 48-bit memory. The 32-bit
section describes what this address range looks like to an
instruction that retrieves 32-bit memory.
On-Chip Memory Bandwidth
The internal memory architecture allows programs to have four
accesses at the same time to any of the four blocks (assuming
there are no block conflicts). The total bandwidth is realized
using the DMD and PMD buses (2 × 64-bits, CCLK speed) and
the IOD0/1 buses (2 × 32-bit, PCLK speed).
Non-Secured ROM
For non-secured ROM, booting modes are selected using the
BOOTCFG pins as shown in Table 8 on Page 10. In this mode,
emulation is always enabled, and the IVT is placed on the inter-
nal RAM except for the case where BOOTCFGx = 011.
ROM Based Security
The ADSP-21469 has a ROM security feature that provides
hardware support for securing user software code by preventing
unauthorized reading from the internal code when enabled.
When using this feature, the processor does not boot-load any
external code, executing exclusively from internal ROM. Addi-
tionally, the processor is not freely accessible via the JTAG port.
Instead, a unique 64-bit key, which must be scanned in through
the JTAG or Test Access Port will be assigned to each customer.
The device ignores a wrong key. Emulation features are avail-
able after the correct key is scanned.
Digital Transmission Content Protection
The DTCP specification defines a cryptographic protocol for
protecting audio entertainment content from illegal copying,
intercepting, and tampering as it traverses high performance
digital buses, such as the IEEE 1394 standard. Only legitimate
entertainment content delivered to a source device via another
approved copy protection system (such as the DVD content
scrambling system) is protected by this copy protection system.
Table 3. ADSP-21469 Internal Memory Space
IOP Registers 0x0000 0000–0x0003 FFFF
Long Word (64 bits)
Extended Precision Normal or
Instruction Word (48 bits)
Normal Word (32 bits)
Short Word (16 bits)
BLOCK 0 RAM
0x0004 9000–0x0004 EFFF
BLOCK 0 RAM
0x0008 C000-0x0009 3FFF
BLOCK 0 RAM
0x0009 2000-0x0009 DFFF
BLOCK 0 RAM
0x0012 4000–0x0013 BFFF
Reserved
0x0004 F000–0x0005 8FFF
Reserved
0x0009 4000–0x0009 5554
Reserved
0x0009 E000–0x000B 1FFF
Reserved
0x0013 C000–0x0016 3FFF
BLOCK 1 RAM
0x0005 9000–0x0005 EFFF
BLOCK 1 RAM
0x000A C000-0x000B 3FFF
BLOCK 1 RAM
0x000B 2000-0x000B DFFF
BLOCK 1 RAM
0x0016 4000-0x0017 BFFF
Reserved
0x0005 F000–0x0005 FFFF
Reserved
0x000B 4000–0x000B 5554
Reserved
0x000B E000–0x000B FFFF
Reserved
0x0017 C000–0x0017 FFFF
BLOCK 2 RAM
0x0006 0000–0x0006 3FFF
BLOCK 2 RAM
0x000C 0000–0x000C 5554
BLOCK 2 RAM
0x000C 0000-0x000C 7FFF
BLOCK 2 RAM
0x0018 0000–0x0018 FFFF
Reserved
0x0006 4000–0x0006 FFFF
Reserved
0x000C 5555–0x000D 5554
Reserved
0x000C 8000–0x000D FFFF
Reserved
0x0019 0000–0x001B FFFF
BLOCK 3 RAM
0x0007 0000–0x0007 3FFF
BLOCK 3 RAM
0x000E 0000–0x000E 5554
BLOCK 3 RAM
0x000E 0000–0x000E 7FFF
BLOCK 3 RAM
0x001C 0000–0x001C FFFF
Reserved
0x0007 4000–0x0007 FFFF
Reserved
0x000E 5555–0x000F 5554
Reserved
0x000E 8000–0x000F FFFF
Reserved
0x001D 0000–0x001F FFFF
相關PDF資料
PDF描述
DS1620S+ IC THERMOMETER/STAT DIG 8-SOIC
XC2C384-10FGG324I IC CR-II CPLD 384MCELL 324-FBGA
MAX31855JASA+ IC CONV THERMOCOUPLE-DGTL 8SOIC
VE-B1N-CW-B1 CONVERTER MOD DC/DC 18.5V 100W
ADSP-21489BSWZ-4B IC CCD SIGNAL PROCESSOR 176LQFP
相關代理商/技術參數(shù)
參數(shù)描述
ADSP-21469KBCZ-4 功能描述:IC DSP 32/40BIT 450MHZ 324BGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號處理器) 系列:SHARC® 標準包裝:40 系列:TMS320DM64x, DaVinci™ 類型:定點 接口:I²C,McASP,McBSP 時鐘速率:400MHz 非易失內存:外部 芯片上RAM:160kB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:0°C ~ 90°C 安裝類型:表面貼裝 封裝/外殼:548-BBGA,F(xiàn)CBGA 供應商設備封裝:548-FCBGA(27x27) 包裝:托盤 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
ADSP21469KBCZENG 制造商:Analog Devices 功能描述:
ADSP-21469KBCZ-ENG 制造商:Analog Devices 功能描述:FXD PT PROC - Trays
ADSP-21469KBCZ-X 制造商:Analog Devices 功能描述:FXD PT PROC - Trays
ADSP-21469KBZ-EN 制造商:Analog Devices 功能描述: