參數(shù)資料
型號(hào): EVAL-ADV7173EBZ
廠(chǎng)商: Analog Devices Inc
文件頁(yè)數(shù): 26/60頁(yè)
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR ADV7173
標(biāo)準(zhǔn)包裝: 1
系列: Advantiv®
主要目的: 視頻,視頻處理
嵌入式:
已用 IC / 零件: ADV7173
主要屬性: NTSC/PAL 數(shù)字視頻編碼器
次要屬性: I²C 接口
已供物品:
REV. B
ADV7172/ADV7173
–32–
MODE REGISTER 6 MR6 (MR67–MR60)
(Address (SR4–SR0) = 06H)
Mode Register 6 is an 8-bit-wide register. Figure 50 shows the
various operations under the control of Mode Register 6.
MR6 BIT DESCRIPTION
Power-Up Sleep Mode Control (MR60)
After reset this bit is set to “0,” if both SCRESET/RTC and
NTSC_PAL pins are tied high, the part will power-up in sleep
mode (to facilitate low power consumption before the I
2C is
initialized). When this bit is set to “1” (via the I
2C), sleep mode
control passes to Mode Register 2, Bit 7.
Reserved (MR61)
A Logic “0” must be written to this bit.
Luma Autodetect Control (MR62)
This bit controls which mode of autodetect operation is being
used on the luma DAC (DAC B) on the ADV7172/ADV7173.
If this bit is set (“0”), Mode 0 is on; if this bit is set (“1”), then
Mode 1 is being used.
Composite Autodetect Control (MR63)
This bit controls which mode of autodetect operation is being
used on the composite DAC (DAC A) on the ADV7172/
ADV7173. If this bit is set (“0”), Mode 0 is on; if this bit is set
(“1”), then Mode 1 is being used.
DAC Termination Control (MR64)
This bit controls the load termination resistance detected by the
autodetect functionality. If this bit is set (“0”), the autodetect
feature is used to determine if a 75
termination is present. If
this bit is set to (“1”), the autodetect feature is used to indicate
if a 150
termination is present.
Reserved (MR65)
A Logic “0” must be written to this bit.
Luma DAC Status Bit (MR66)
This bit is a read-only status bit for the autodetect feature of
the ADV7172/ADV7173 and may be read to check whether
or not the composite DAC is terminated. If this bit is set (“1”),
there is no termination; if this bit is set (“0”), the composite DAC
is terminated.
Composite DAC Status Bit (MR67)
This bit is a read only status bit for the autodetect feature of the
ADV7172/ADV7173 and may be read to check whether or not
the luma DAC is terminated. If this bit is set (“1”), there is no
termination. If this bit is set (“0”), the luma DAC is terminated.
MR61
MR60
MR67
MR62
MR64
MR63
MR65
MR66
COMPOSITE
DAC STATUS BIT
0
NOT TERMINATED
1
TERMINATED
MR67
DAC TERMINATION
CONTROL
01
MODE
12
MODE
MR64
LUMA DAC
STATUS BIT
0
NOT TERMINATED
1
TERMINATED
MR66
COMP AUTODETECT
CONTROL
0
MODE 0
1
MODE 1
MR63
LUMA AUTODETECT
CONTROL
0
MODE 0
1
MODE 1
MR62
MR61
ZERO SHOULD
BE WRITTEN TO
THIS BIT
POWER-UP SLEEP
MODE CONTROL
0
ENABLE
1
DISABLE
MR60
ZERO SHOULD
BE WRITTEN TO
THIS BIT
MR65
Figure 50. Mode Register 6 (MR6)
相關(guān)PDF資料
PDF描述
MCP121T-450E/TT IC SUPERVISOR 4.38V LOW S0T-23B
VE-J0H-EZ-S CONVERTER MOD DC/DC 52V 25W
M3TTK-1036R IDC CABLE - MSD10K/MC10M/MSD10K
UVR1V331MPD1TD CAP ALUM 330UF 35V 20% RADIAL
ECC13DRXS-S734 CONN EDGECARD 26POS DIP .100 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-ADV7174EBM 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:Chip Scale PAL/NTSC Video Encoder with Advanced Power Management
EVAL-ADV7179EBM 制造商:Analog Devices 功能描述:EVALUATION BOARD IC - Bulk
EVAL-ADV7179EBZ 功能描述:BOARD EVALUATION FOR ADV7179 RoHS:是 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線(xiàn)路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線(xiàn)纜,CD 其它名稱(chēng):82EBV2081
EVAL-ADV7180-32EBZ 功能描述:BOARD EVAL FOR ADV7180 RoHS:是 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:Advantiv® 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線(xiàn)路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線(xiàn)纜,CD 其它名稱(chēng):82EBV2081
EVAL-ADV7180-48EBZ 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:10-Bit, 4?? Oversampling SDTV Video Decoder