www.national.com
276
Revision 3.0
G
Core Logic Module
(Continued)
15
Assert Masked Internal IRQ15.
0: Disable.
1: Enable.
Assert Masked Internal IRQ14.
0: Disable.
1: Enable.
Reserved.
Set to 0.
Assert Masked Internal IRQ12.
0: Disable.
1: Enable.
Assert masked internal IRQ11.
0: Disable.
1: Enable.
Assert Masked Internal IRQ10.
0: Disable.
1: Enable.
Assert Masked Internal IRQ9.
0: Disable.
1: Enable.
Reserved.
Set to 0.
Assert Masked Internal IRQ7.
0: Disable.
1: Enable.
Reserved.
Set to 0.
Assert Masked Internal IRQ5.
0: Disable.
1: Enable.
Assert Masked Internal IRQ4.
0: Disable.
1: Enable.
Assert Masked Internal IRQ3.
0: Disable.
1: Enable.
Reserved.
Must be set to 0.
14
13
12
11
10
9
8
7
6
5
4
3
2:0
Offset 20h
Audio Bus Master 0: Output to codec; 32-bit; Left and Right Channels; Slots 3 and 4.
Audio Bus Master 0 Command Register (R/W)
Reset Value: 00h
7:4
3
Reserved.
Must be set to 0. Must return 0 on reads.
Read or Write Control.
Sets the transfer direction of the Audio Bus Master.
0: PCI reads are performed.
1: PCI writes are performed.
This bit must be set to 0 (read), and should not be changed when the bus master is active.
Reserved.
Must be set to 0. Must return 0 on reads.
Bus Master Control.
Controls the state of the Audio Bus Master.
0: Disable.
1: Enable.
Setting this bit to 1 enables the bus master to begin data transfers.
When writing 0 to this bit, the bus master must either be paused, or reach EOT. Writing 0 to this bit while the bus master is
operating may result in unpredictable behavior (and may crash the bus master state machine). The only recovery from such
unpredictable behavior is a PCI reset.
2:1
0
Table 5-38. F3BAR0+Memory Offset: XpressAUDIO Configuration Registers (Continued)
Bit
Description