參數(shù)資料
型號: VT6516
廠商: Electronic Theatre Controls, Inc.
英文描述: 16/12 PORT 10/1000 ASE T/TX
中文描述: 16/12港口10/1000日月光噸/德克薩斯州
文件頁數(shù): 19/73頁
文件大小: 440K
代理商: VT6516
VIA Technologies, Inc.
S
ECTION
I F
UNCTIONAL
D
ESCRIPTIONS
Preliminary VT6516 Datarsheet
-
19-
1. G
ENERAL
D
ESCRIPTION
The VT6516 is a switch engine chip implementation of a 16 ports 10/100M Ethernet switch system for IEEE
802.3 and IEEE 802.3u network. Each of individual port can be either auto-sensing or manually selected to run
at 10Mbps or 100Mbps speed rate and under full or half duplex mode.
There are sixteen independent MACs within the VT6516 chip. The MAC controller controls the receiving,
transmitting, and deferring of each individual port, and the MAC controller also provides framing, FCS
checking, error handling, status indication and flow control function.
The VT6516 10/100M N-way switch port IC is wire-speed performance and low-cost packet switch; it can
forward up to 148,810 packets/sec on each Ethernet port. The VT6516 support 12 ports MII or 16 ports RMII
(reduce MII) interface for network interface,
The VT6516 used the simple 8/16 bits ISA-like interface to support initiation, expansion and management.
The system CPU can access various registers inside VT6516 through a simple ISA-like CPU interface. The CPU
can configure the switch by writing into the appropriate registers, or retrieve the status of the switch by reading
the corresponding registers. The CPU can also access the register of external transceiver (PHY) device through
the CPU interface.
The VT6516 supports new features including port based VLAN , 802.3X flow control, and the VT6516 also
support the sniffer function to monitor network traffic in special ports.
2. T
HE
VIA E
THER
S
WITCH
A
RCHITECTURE
The VT6516 switch engine uses the shared memory architecture. In order to improve the packet latency,
VT6516 provides two methods for packet switching, one is cut-through, another is store-and-forwarding. A
typical packet flow for Ethernet switch is described as follows in 4.5.
2.1 Switch initialization procedures
1.
Test all of the on board components except the switch chip or access VIA the switch chip, including UART,
LED, etc.
2.
Switch SDRAM test --- switch chip SDRAM control hardware initialization, configuration, SDRAM size
determination (VIA embedded EEPROM in SDRAM module) and read write test.
3.
Switch SRAM test --- switch chip SDRAM control hardware initialization and read write test. Note that the
SRAM size determination is VIA strapping.
4.
Switch IO registers read write test.
5.
Ethernet PHY registers read write test ---- the CPU read/write to PHY devices will go through PHY
control in switch chip. Although they are outside components, but we test them as part of the switch chip.
6.
Determine link table size; reset free buffer list pointers of bank 0 and 1; initialize free memory block counter.
Note that permanent buffer management is controlled by allocating bit mask. They will be cleared
automatically in the hardware reset or software reset.
2.2 Packet Switching Flow
1.
After the switch microprocessor activates a port during initialization, the input control of that port pre-
allocates one packet buffer from buffer pool. In the beginning, the buffer allocated will be from private buffer
pool, but subsequent buffers may come from either private or public buffer pools.
相關PDF資料
PDF描述
VT70A144
VT74A451
VT74A901
VT77A142
VT77A202
相關代理商/技術參數(shù)
參數(shù)描述
VT-6-6 制造商:Panduit Corp 功能描述:BOLT TERM 70MM 57MM - Bulk 制造商:Panduit Corp 功能描述:Bolt Terminal 70mm 57mm
VT6J1 制造商:ROHM 制造商全稱:Rohm 功能描述:1.2V Drive Pch + Pch MOSFET
VT6K1 制造商:ROHM 制造商全稱:Rohm 功能描述:1.2V Drive Nch + Nch MOSFET
VT6K1T2CR 制造商:ROHM Semiconductor 功能描述:
VT6M1 制造商:ROHM 制造商全稱:Rohm 功能描述:1.2V Drive Nch + Pch MOSFET