參數(shù)資料
型號(hào): TMDXCNCD28069ISO
廠商: Texas Instruments
文件頁(yè)數(shù): 152/174頁(yè)
文件大小: 0K
描述: EVAL PICCOLO CONTROLCARD
標(biāo)準(zhǔn)包裝: 1
系列: TMS320F2806x, Piccolo™, C2000™
主要目的: 接口,RS232,GPIO
嵌入式: 是,MCU,32 位
已用 IC / 零件: TMS320F2806x
已供物品:
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)當(dāng)前第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)
SPRS698D – NOVEMBER 2010 – REVISED DECEMBER 2012
5.9
Control Law Accelerator (CLA) Overview
The control law accelerator extends the capabilities of the C28x CPU by adding parallel processing. Time-
critical control loops serviced by the CLA can achieve low ADC sample to output delay. Thus, the CLA
enables faster system response and higher frequency control loops. Utilizing the CLA for time-critical tasks
frees up the main CPU to perform other system and communication functions concurently. The following is
a list of major features of the CLA.
Clocked at the same rate as the main CPU (SYSCLKOUT).
An independent architecture allowing CLA algorithm execution independent of the main C28x CPU.
Complete bus architecture:
Program address bus and program data bus
Data address bus, data read bus, and data write bus
Independent eight-stage pipeline.
12-bit program counter (MPC)
Four 32-bit result registers (MR0–MR3)
Two 16-bit auxillary registers (MAR0, MAR1)
Status register (MSTF)
Instruction set includes:
IEEE single-precision (32-bit) floating-point math operations
Floating-point math with parallel load or store
Floating-point multiply with parallel add or subtract
1/X and 1/sqrt(X) estimations
Data type conversions.
Conditional branch and call
Data load and store operations
The CLA program code can consist of up to eight tasks or interrupt service routines.
The start address of each task is specified by the MVECT registers.
No limit on task size as long as the tasks fit within the CLA program memory space.
One task is serviced at a time through to completion. There is no nesting of tasks.
Upon task completion, a task-specific interrupt is flagged within the PIE.
When a task finishes, the next highest-priority pending task is automatically started.
Task trigger mechanisms:
C28x CPU via the IACK instruction
Task1 to Task7: the corresponding ADC, ePWM, eQEP, or eCAP module interrupt. For example:
Task1: ADCINT1 or EPWM1_INT
Task2: ADCINT2 or EPWM2_INT
Task4: ADCINT4 or EPWM4_INT or EQEPx_INT or ECAPx_INT
Task7: ADCINT7 or EPWM7_INT or EQEPx_INT or ECAPx_INT
Task8: ADCINT8 or by CPU Timer 0 or EQEPx_INT or ECAPx_INT.
Memory and Shared Peripherals:
Two dedicated message RAMs for communication between the CLA and the main CPU.
The C28x CPU can map CLA program and data memory to the main CPU space or CLA space.
The CLA has direct access to the ADC Result registers, comparator registers, and the eCAP,
eQEP, and ePWM+HRPWM registers.
Copyright 2010–2012, Texas Instruments Incorporated
Peripheral and Electrical Specifications
79
相關(guān)PDF資料
PDF描述
ECM30DCBD CONN EDGECARD 60POS R/A .156 SLD
MCZ33742SEGR2 IC SYSTEM BASIS CHIP CAN 28-SOIC
H3AKH-3418G IDC CABLE - HSC34H/AE34G/HPK34H
EVAL-AD5235SDZ BOARD EVAL FOR AD5235
MCZ33742EGR2 IC SYSTEM BASIS CHIP CAN 28-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TMDXCNCD28075 功能描述:TMS320F28075 controlCARD C2000?, Piccolo? MCU 32-Bit C28x Embedded Evaluation Board 制造商:texas instruments 系列:C2000??,Piccolo?? 零件狀態(tài):過(guò)期 板類型:評(píng)估平臺(tái) 類型:MCU 32-位 核心處理器:C28x 操作系統(tǒng):- 平臺(tái):controlCARD 配套使用產(chǎn)品/相關(guān)產(chǎn)品:TMS320F28075 安裝類型:固定 內(nèi)容:板 標(biāo)準(zhǔn)包裝:1
TMDXCNCD28343 功能描述:插座和適配器 Delfino C28343 controlCARD RoHS:否 制造商:Silicon Labs 產(chǎn)品:Adapter 用于:EM35x
TMDXCNCD28346-168 功能描述:插座和適配器 Delfino C28346 DIM168 ControlCARD RoHS:否 制造商:Silicon Labs 產(chǎn)品:Adapter 用于:EM35x
TMDXCNCD28377D 功能描述:TMS320F28377D controlCARD C2000?, Delfino? MCU 32-Bit C28x Embedded Evaluation Board 制造商:texas instruments 系列:C2000? Delfino? 零件狀態(tài):過(guò)期 板類型:評(píng)估平臺(tái) 類型:MCU 32-位 核心處理器:C28x 操作系統(tǒng):- 平臺(tái):controlCARD 配套使用產(chǎn)品/相關(guān)產(chǎn)品:TMS320F28377D 安裝類型:固定 內(nèi)容:板,電纜 標(biāo)準(zhǔn)包裝:1
TMDXCNCDH52C1 功能描述:子卡和OEM板 H52C1 Concerto controlCARD RoHS:否 制造商:BeagleBoard by CircuitCo 產(chǎn)品:BeagleBone LCD4 Boards 用于:BeagleBone - BB-Bone - Open Source Development Kit