7-98
Mindspeed Technologies
28229-DSH-001-B
Registers
CX28224/5/9 Data Sheet
IMA_TX_GRPn_CELL_COUNT_LSB (Transmit Cell Count LSBs)
This register contains the least significant bits of a 16 bit count of the number of ATM
layer cells transmitted over the Transmit links within the group. The register is read
only. Status clears upon read.
Group 1–16 Address
IMA_TX_GRPn_CELL_COUNT_MSB (Transmit Cell Count MSBs)
This register contains the most significant bits of a 16 bit count of the number of ATM
layer cells transmitted over the Transmit links within the group. The register is read
only. Status clears upon read.
Group 1–16 Address
n=1
n=2
n=3
n=4
n=5
n=6
n=7
n=8
n=9
n=10
n=11
n=12
n=13
n=14
n=15
n=16
0x440 0x442 0x444 0x446 0x540 0x542 0x544 0x546 0x640 0x642 0x644 0x646 0x740 0x742 0x744 0x746
CX28224
Not Applicable
CX28225
Not Applicable
CX28229
Bit
Default
Name
Description
7-0
0
Transmit Cell Count LSBs
Transmit Group Cell Count: This field contains the least significant bits of a
16-bit count of the number of ATM layer cells transmitted over the Transmit
links within the group. A write operation with data = 0x01 to the first address
(0x440 for Group #1, 0x442 for Group #2, etc.) transfers the state of all 16
bits of the counter to registers that are accessible to the microprocessor bus
and clears the state of the counter, The first address should be read first. The
second address (0x441 for Group #1, 0x443 for Group #2, etc.) is read next.
A write operation with data = 0x00 to the first address of each group returns
back to the raw counters.
n=1
n=2
n=3
n=4
n=5
n=6
n=7
n=8
n=9
n=10
n=11
n=12
n=13
n=14
n=15
n=16
0x441 0x443 0x445 0x447 0x541 0x543 0x545 0x547 0x641 0x643 0x645 0x647 0x741 0x743 0x745 0x747
CX28224
Not Applicable
CX28225
Not Applicable
CX28229
Bit
Default
Name
Description
7-0
0
Transmit Cell Count MSBs
Transmit Group Cell Count: This field contains the most significant
bits of a 16 bit count of the number of ATM layer cells transmitted
over the Transmit links within the group. A write operation with data =
0x01
to the first address (0x440 for Group #1, 0x442 for Group #2,
etc.) transfers the state of all 16 bits of the counter to registers that
are accessible to the microprocessor bus and clears the counter. A
read operation should then be performed to read the previous state of
the counter. The first address should be read first. The second address
(0x441 for Group #1, 0x443 for Group #2, etc.) is read next. A write
operation with data = 0x00 to the first address of each group returns back to
the raw counters.