
PSB 7280
Semiconductor Group
97
Data Sheet 1998-07-01
TCONT
Continuous generation of TFS pulses
0
A number of pulses (spaced 16-bit periods from each other)
equal to TREP + 1 (1, ..., 1024) is generated upon an STX
command (see HDLC/transparent data controller register
description).
1
When ETFS bit is ‘1’ (see HDLC/transparent data controller
register description), continuous pulses on TFS are generated,
spaced TPRD + 1 (1, ..., 32) 16-bit words from each other.
TFS Clock Edge
0
When TFS is generated by the PSB 7280 (=output), it changes
its state at the rising edge of the SCLK clock.
1
When TFS is generated by the PSB 7280 (=output), it changes
its state at the falling edge of the SCLK clock.
Transmit Frame Sync Select (only valid if TFS is output)
(in both cases the polarity is selected by TFPS)
0
Single cycle TFS is generated
1
The data strobe is output on TFS pin. This only affects the TFS
pin, the internal frame sync is generated and is input to the
timeslot count logic of the audio receivers and transmitters
connected to SR and ST line as in case TFSEL = 0. The strobe
signals of all audio receivers and transmitters connected to SR
and ST line will be combined by logical OR.
TFS polarity select
0
Rising edge marks the beginning of a new frame on the TFS line.
1
Falling edge marks the beginning of a new frame on the TFS
line. If TFS is an output it is inverted vs. TFPS = 0
Period of TFS pulse generation
Number of repetition of pulses
When TCONT=0, TREP(9-0) gives the number of pulses (TREP+1) to
be generated, spaced 16 bits apart (up to 1024 pulses).
When TCONT=1, TPRD(4-0) gives the spacing of continuously
generated pulses in 16-bit word increments (up to 32).
TFE
TFSEL
TFPS
TPRD(4-0)/
TREP(9-0)