參數(shù)資料
型號(hào): DK-DEV-2AGX125N
廠商: Altera
文件頁(yè)數(shù): 17/90頁(yè)
文件大小: 0K
描述: KIT DEV ARRIA II GX FPGA 2AGX125
產(chǎn)品培訓(xùn)模塊: Arria II GX FPGA
Three Reasons to Use FPGA's in Industrial Designs
特色產(chǎn)品: Arria? II GX FPGA Development Kit
標(biāo)準(zhǔn)包裝: 1
系列: Arria II GX
類(lèi)型: FPGA
適用于相關(guān)產(chǎn)品: EP2AGX125EF35
所含物品: 板,線(xiàn)纜,CD,DVD,電源
產(chǎn)品目錄頁(yè)面: 605 (CN2011-ZH PDF)
相關(guān)產(chǎn)品: 544-2599-5-ND - IC ARRIA II GX 125K 1152FBG
544-2598-5-ND - IC ARRIA II GX 125K 1152FBG
544-2597-5-ND - IC ARRIA II GX 125K 1152FBG
其它名稱(chēng): 544-2600
1–16
Chapter 1: Device Datasheet for Arria II Devices
Electrical Characteristics
December 2013
Altera Corporation
Table 1–24 lists the single-ended SSTL and HSTL I/O reference voltage specifications
for Arria II GX devices.
Table 1–25 lists the single-ended SSTL and HSTL I/O reference voltage specifications
for Arria II GZ devices.
1.2 V
1.14
1.2
1.26
-0.3
0.35 ×
VCCIO
0.65 ×
VCCIO
VCCIO +
0.3
0.25 ×
VCCIO
0.75 ×
VCCIO
2-2
3.0-V PCI
2.85
3
3.15
0.3 ×
VCCIO
0.5 ×
VCCIO
3.6
0.1 ×
VCCIO
0.9 × VCCIO
1.5
-0.5
3.0-V PCI-X
2.85
3
3.15
0.35 ×
VCCIO
0.5 ×
VCCIO
0.1 ×
VCCIO
0.9 × VCCIO
1.5
-0.5
Table 1–23. Single-Ended I/O Standards for Arria II GZ Devices (Part 2 of 2)
I/O Standard
VCCIO (V)
VIL (V)
VIH (V)
VOL (V)
VOH (V)
IOL
(mA)
IOH
(mA)
Min
Typ
Max
Min
Max
Min
Max
Min
Table 1–24. Single-Ended SSTL and HSTL I/O Reference Voltage Specifications for Arria II GX Devices
I/O Standard
VCCIO (V)
VREF (V)
VTT (V)
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
SSTL-2 Class I, II
2.375
2.5
2.625
0.49 ×
VCCIO
0.5 × VCCIO
0.51 ×
VCCIO
VREF -
0.04
VREF
VREF +
0.04
SSTL-18 Class I, II
1.71
1.8
1.89
0.833
0.9
0.969
VREF -
0.04
VREF
VREF +
0.04
SSTL-15 Class I, II
1.425
1.5
1.575
0.47 ×
VCCIO
0.5 × VCCIO
0.53 ×
VCCIO
0.47 ×
VCCIO
0.5 ×
VCCIO
0.53 ×
VCCIO
HSTL-18 Class I, II
1.71
1.8
1.89
0.85
0.9
0.95
0.85
0.9
0.95
HSTL-15 Class I, II
1.425
1.5
1.575
0.71
0.75
0.79
0.71
0.75
0.79
HSTL-12 Class I, II
1.14
1.2
1.26
0.48 ×
VCCIO
0.5 × VCCIO
0.52 ×
VCCIO
—VCCIO/2
Table 1–25. Single-Ended SSTL and HSTL I/O Reference Voltage Specifications for Arria II GZ Devices
I/O Standard
VCCIO (V)
VREF (V)
VTT (V)
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
SSTL-2 Class I, II
2.375
2.5
2.625
0.49 ×
VCCIO
0.5 × VCCIO
0.51 ×
VCCIO
VREF -
0.04
VREF
VREF +
0.04
SSTL-18 Class I, II
1.71
1.8
1.89
0.833
0.9
0.969
VREF -
0.04
VREF
VREF +
0.04
SSTL-15 Class I, II
1.425
1.5
1.575
0.47 ×
VCCIO
0.5 × VCCIO
0.53 ×
VCCIO
0.47 ×
VCCIO
VREF
0.53 ×
VCCIO
HSTL-18 Class I, II
1.71
1.8
1.89
0.85
0.9
0.95
VCCIO/2
HSTL-15 Class I, II
1.425
1.5
1.575
0.68
0.75
0.9
VCCIO/2
HSTL-12 Class I, II
1.14
1.2
1.26
0.47 ×
VCCIO
0.5 × VCCIO
0.53 ×
VCCIO
—VCCIO/2
相關(guān)PDF資料
PDF描述
DK-V6-EMBD-G-J DEV KIT EMBEDDED VIRTEX 6
VE-J5V-EZ CONVERTER MOD DC/DC 5.8V 25W
AP432AL-13 IC VREF SHUNT PREC ADJ 8-SOP
GCC18DRTH-S13 CONN EDGECARD 36POS .100 EXTEND
RCM15DRXS CONN EDGECARD 30POS DIP .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DK-DEV-2AGX260N 功能描述:可編程邏輯 IC 開(kāi)發(fā)工具 FPGA Development Kit For EP2AGX260 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類(lèi)型:FPGA 工具用于評(píng)估:5CEFA7F3 接口類(lèi)型: 工作電源電壓:
DK-DEV-3C120N 功能描述:可編程邏輯 IC 開(kāi)發(fā)工具 FPGA Development Kit For EP3C120F780 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類(lèi)型:FPGA 工具用于評(píng)估:5CEFA7F3 接口類(lèi)型: 工作電源電壓:
DK-DEV-3CLS200N 功能描述:可編程邏輯 IC 開(kāi)發(fā)工具 FPGA Development Kit For EP3CLS200F780 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類(lèi)型:FPGA 工具用于評(píng)估:5CEFA7F3 接口類(lèi)型: 工作電源電壓:
DK-DEV-3SL150N 功能描述:可編程邏輯 IC 開(kāi)發(fā)工具 FPGA Development Kit For EP3SL150F152 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類(lèi)型:FPGA 工具用于評(píng)估:5CEFA7F3 接口類(lèi)型: 工作電源電壓:
DK-DEV-3SL150N/ES 制造商:Altera Corporation 功能描述:KIT DEVELOPMENT STRATIX II ES