參數(shù)資料
型號: DK-DEV-2AGX125N
廠商: Altera
文件頁數(shù): 63/90頁
文件大?。?/td> 0K
描述: KIT DEV ARRIA II GX FPGA 2AGX125
產(chǎn)品培訓模塊: Arria II GX FPGA
Three Reasons to Use FPGA's in Industrial Designs
特色產(chǎn)品: Arria? II GX FPGA Development Kit
標準包裝: 1
系列: Arria II GX
類型: FPGA
適用于相關產(chǎn)品: EP2AGX125EF35
所含物品: 板,線纜,CD,DVD,電源
產(chǎn)品目錄頁面: 605 (CN2011-ZH PDF)
相關產(chǎn)品: 544-2599-5-ND - IC ARRIA II GX 125K 1152FBG
544-2598-5-ND - IC ARRIA II GX 125K 1152FBG
544-2597-5-ND - IC ARRIA II GX 125K 1152FBG
其它名稱: 544-2600
1–58
Chapter 1: Device Datasheet for Arria II Devices
Switching Characteristics
December 2013
Altera Corporation
Embedded Memory Block Specifications
Table 1–48 lists the embedded memory block specifications for Arria II GX devices.
Double mode
1
440
380
MHz
Notes to Table 1–47:
(1) Maximum is for fully pipelined block with Round and Saturation disabled.
(2) Maximum for loopback input registers disabled, Round and Saturation disabled, and pipeline and output registers enabled.
Table 1–47. DSP Block Performance Specifications for Arria II GZ Devices (Note 1) (Part 2 of 2)
Mode
Resources
Used
Performance
Unit
Number of
Multipliers
–3
–4
Table 1–48. Embedded Memory Block Performance Specifications for Arria II GX Devices
Memory
Mode
Resources Used
Performance
Unit
ALUTs
Embedded
Memory
I3
C4
C5,I5
C6
Memory
Logic
Array
Block
(MLAB)
Single port 64 × 10
0
1
450
500
450
378
MHz
Simple dual-port 32 × 20 single
clock
0
1
270
500
450
378
MHz
Simple dual-port 64 × 10 single
clock
0
1
428
500
450
378
MHz
M9K
Block
Single-port 256 × 36
0
1
360
400
360
310
MHz
Single-port 256 × 36, with the
read-during-write option set to
Old Data
0
1
250
280
250
210
MHz
Simple dual-port 256 × 36 single
CLK
0
1
360
400
360
310
MHz
Single-port 256 × 36 single CLK,
with the read-during-write option
set to Old Data
0
1
250
280
250
210
MHz
True dual port 512 × 18 single CLK
0
1
360
400
360
310
MHz
True dual-port 512 × 18 single CLK,
with the read-during-write option
set to Old Data
0
1
250
280
250
210
MHz
Min Pulse Width (clock high time)
900
850
950
1130
ps
Min Pulse Width (clock low time)
730
690
770
920
ps
相關PDF資料
PDF描述
DK-V6-EMBD-G-J DEV KIT EMBEDDED VIRTEX 6
VE-J5V-EZ CONVERTER MOD DC/DC 5.8V 25W
AP432AL-13 IC VREF SHUNT PREC ADJ 8-SOP
GCC18DRTH-S13 CONN EDGECARD 36POS .100 EXTEND
RCM15DRXS CONN EDGECARD 30POS DIP .156 SLD
相關代理商/技術參數(shù)
參數(shù)描述
DK-DEV-2AGX260N 功能描述:可編程邏輯 IC 開發(fā)工具 FPGA Development Kit For EP2AGX260 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類型:FPGA 工具用于評估:5CEFA7F3 接口類型: 工作電源電壓:
DK-DEV-3C120N 功能描述:可編程邏輯 IC 開發(fā)工具 FPGA Development Kit For EP3C120F780 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類型:FPGA 工具用于評估:5CEFA7F3 接口類型: 工作電源電壓:
DK-DEV-3CLS200N 功能描述:可編程邏輯 IC 開發(fā)工具 FPGA Development Kit For EP3CLS200F780 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類型:FPGA 工具用于評估:5CEFA7F3 接口類型: 工作電源電壓:
DK-DEV-3SL150N 功能描述:可編程邏輯 IC 開發(fā)工具 FPGA Development Kit For EP3SL150F152 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類型:FPGA 工具用于評估:5CEFA7F3 接口類型: 工作電源電壓:
DK-DEV-3SL150N/ES 制造商:Altera Corporation 功能描述:KIT DEVELOPMENT STRATIX II ES