參數(shù)資料
型號(hào): T8100A
英文描述: H.100/H.110 Interface and Time-Slot Interchangers
中文描述: H.100/H.110接口和時(shí)隙Interchangers
文件頁(yè)數(shù): 21/112頁(yè)
文件大?。?/td> 1408K
代理商: T8100A
Lucent Technologies Inc.
17
Advance Data Sheet
November 1999
H.100/H.110 Interfaces and Time-Slot Interchangers
Ambassador T8100A, T8102, and T8105
2 Architecture and Functional Description
(continued)
2.1 Register/Memory Maps
(continued)
2.1.4 Control Register Memory Space
Function of LAR values when AMR = 0x00. All control registers reset to 0x00. All designations of MSB (most signif-
icant bit) and LSB (least significant bit) are shown.
Table 11. Control Register Memory Space
Register Address
0, 0x00
1, 0x01
2, 0x02
3, 0x03
4, 0x04
5, 0x05
6, 0x06
7, 0x07
8, 0x08
9, 0x09
10—11, 0x0A—0x0B
12, 0x0C
13, 0x0D
14, 0x0E
15, 0x0F
16, 0x10
17, 0x11
18—22, 0x12—0x16
23, 0x17
24, 0x18
25—31, 0x19—0x1F
32, 0x20
33, 0x21
34, 0x22
35, 0x23
36, 0x24
37, 0x25
38—39, 0x26—0x27
40, 0x28
41, 0x29
42, 0x2A
43, 0x2B
44, 0x2C
45—47, 0x2D—0x2F
48, 0x30
49, 0x31
50, 0x32
51—253, 0x33—0xFD
254, 0xFE
255, 0xFF
Register Mnemonic
CKM
CKN
CKP
CKR
CKS
CK32
CK10
CKMD
CKND
CKRD
(Reserved)
LBS
(Reserved)
CON
(Reserved)
HSL
HSH
(Reserved)
GPD
GPR
(Reserved)
FRLA
FRHA
FRLB
FRHB
FRPL
FRPH
(Reserved)
CLKERR1
CLKERR2
SYSERR
CKW
CLKERR3
(Reserved)
DIAG1
DIAG2
DIAG3
(Reserved)
DEV_ID
GMODE
Description
Refer to Section
2.5.8
2.5.8
2.5.8
2.5.8
2.5.8
2.5.8
2.5.8
2.5.8
2.5.8
2.5.8
2.2.4
Appendix B
2.3.5
2.3.5
2.6.2
2.6.2
2.6.3
2.6.3
2.6.3
2.6.3
2.6.3
2.6.3
2.7
2.7
2.7
2.5.7 & 2.7
2.7
2.9.2
2.9.2
2.9.2
3.2.1
3.2.1
Clocks, Main Clock Selections
Clocks, NETREF Selections
Clocks, Programmable Outputs
Clocks, Resource Selection
Clocks, Secondary (Fallback) Selection
Clocks, Locals 3 and 2
Clocks, Locals 1 and 0
Clocks, Main Divider
Clocks, NETREF Divider
Clocks, Resource Divider
Local Stream Control
Connection Delay Type
H-Bus Stream Control, Low Byte
H-Bus Stream Control, High Byte
General-purpose Register, Direction Control
General-purpose I/O Register
Frame Group A, Start Address, Low
Frame Group A, High Address and Control
Frame Group B, Start Address, Low
Frame Group B, High Address and Control
Frame Group B, Programmed Output, Low
Frame Group B, Programmed Output, High
Clock Error Register, Error Indicator
Clock Error Register, Current Status
System Error Register
Clock Error/Watchdog Masking Register
Clock Error Register, Current Status
Diagnostics Register 1
Diagnostics Register 2
Diagnostics Register 3
Device Revision Status Register
Global Mode Register
相關(guān)PDF資料
PDF描述
T8102A H.100/H.110 Interface and Time-Slot Interchangers
T8105A H.100/H.110 Interface and Time-Slot Interchangers
T8100 H.100/H.110 Interface and Time-Slot Interchanger
T8110 Version History
T8301 T8301 Internet Protocol Telephone Phone-On-A-Chip⑩ IP Solution DSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
T8100A-BAL 制造商:Alcatel-Lucent 功能描述:ELECTRONIC COMPONENT
T8100A-BAL4DB 制造商:AGERE 功能描述:
T8100-D 制造商:GE Sensing & Inspection Technologies 功能描述:CO2/TEMP SENS WALL MNT DUAL OUT
T8100-E 制造商:GE Sensing & Inspection Technologies 功能描述:TRANSMITTER, CO2, HUMIDITY, TEMP 制造商:GE MEASUREMENT & CONTROL 功能描述:TRANSMITTER, CO2, HUMIDITY, TEMP; Plug Type:- ;RoHS Compliant: Yes 制造商:GE MEASUREMENT & CONTROL/GE SENSING 功能描述:TRANSMITTER, CO2, HUMIDITY, TEMP; Plug Type:- ;RoHS Compliant: Yes
T8100-E-D 制造商:GE Sensing & Inspection Technologies 功能描述:TRANSMITTER, CO2, HUMIDITY, TEMP 制造商:GE MEASUREMENT & CONTROL 功能描述:TRANSMITTER, CO2, HUMIDITY, TEMP; Plug Type:- ;RoHS Compliant: Yes 制造商:GE MEASUREMENT & CONTROL/GE SENSING 功能描述:TRANSMITTER, CO2, HUMIDITY, TEMP; Plug Type:- ;RoHS Compliant: Yes