Revision 1.1
223
www.national.com
G
Core Logic Module
(Continued)
1
GPWIO1_DIR.
Selects the direction of GPWIO1 (ball AE16).
0: Input.
1: Output.
GPWIO0_DIR.
Selects the direction of the GPWIO0 (ball AC15).
0: Input.
1: Output.
0
Offset 16h
This register contains the direct values of the GPWIO2-GPWIO0 pins. Write operations are valid only for bits defined as outputs. Reads
from this register read the last written value if the pin is an output. The pins are configured as inputs or outputs in F1BAR1+I/O Offset
15h.
GPWIO Data Register (R/W)
Reset Value: 00h
7:3
2
Reserved.
Must be set to 0.
GPWIO2_DATA.
Reflects the level of GPWIO2 (ball AF17).
0: Low.
1: High.
A fixed high-to-low or low-to-high transition (debounce period) of 31 μs exists in order for GPWIO2 to be recognized.
GPWIO1_DATA.
Reflects the level of GPWIO1 (ball AE16).
0: Low.
1: High.
See F1BAR1+I/O Offset 07h[3] for debounce information.
GPWIO0_DATA.
Reflects the level of GPWIO0 (ball AC15).
0: Low.
1: High.
See F1BAR1+I/O Offset 07h[3] for debounce information.
1
0
Offset 17h
Reserved
Reset Value: 00h
Offset 18h-1Bh
ACPI SCI_ROUTING Register (R/W)
Reset Value: 00000F00h
31:17
16
Reserved.
PCTL_DELAYEN.
Allow staggered delays on the activation and deactivation of the power control pins PWRCNT1,
PWRCNT2, and ONCTL# by 2 msec each.
0: Disable. (Default)
1: Enable.
Reserved.
PLVL3_SMIEN.
Allow SMI generation when the PLVL3 Register (F1BAR1+I/O Offset 05h) is read.
0: Disable.
1: Enable. (Default)
Top level SMI status is reported at F1BAR0+I/O Offset 00h/02h[2].
Second level SMI status is reported at F1BAR0+I/O Offset 20h/22h[4].
Reserved
.
SLP_SMIEN.
Allow SMI generation when the SLP_EN bit (F1BAR1+I/O Offset 0Ch[13]) is set.
0: Disable.
1: Enable. (Default)
Top level SMI status is reported at F1BAR0+I/O Offset 00h/02h[2].
Second level SMI status is reported at F1BAR0+I/O Offset 20h/22h[2].
THT_SMIEN.
Allow SMI generation when the THT_EN bit (F1BAR1+I/O Offset 00h[4]) is set.
0: Disable.
1: Enable. (Default)
Top level SMI status is reported at F1BAR0+I/O Offset 00h/02h[2].
Second level SMI status is reported at F1BAR0+I/O Offset 20h/22h[1].
Reserved.
15:12
11
10
9
8
7:4
Table 5-34. F1BAR1+I/O Offset: ACPI Support Registers (Continued)
Bit
Description