Data Sheet
June 2002
TMXF28155 Supermapper
155/51 Mbits/s SONET/SDH x28/x21 DS1/E1
429
Agere Systems Inc.
18 SPE Mapper Functional Description
(continued)
18.15.11 K3 Insert Control Parameters
When control bit SPE_TK3INS = 1 (
Table 164 on page 146
), insert the value in SPE_TK3DINS[7:0] (
Table 167 on
page 149
) in the outgoing K3 byte; otherwise, insert the associated POAC value when bit SPE_TPOAC_K3 = 1
(
Table 164
), or insert the default value determined by the microprocessor bit SMPR_OH_DEFLT when
SPE_TPOAC_K3 = 0.
18.15.12 N1 Insert Control Parameters
When control bit SPE_TN1INS = 1 (
Table 164 on page 146
), insert the value in SPE_TN1DINS[7:0] (
Table 167 on
page 149
) in the outgoing N1 byte; otherwise, insert the associated POAC value when bit SPE_TPOAC_N1 = 1
(
Table 164
), or insert the default value determined by the microprocessor bit SMPR_OH_DEFLT when
SPE_TPOAC_N1 = 0.
18.16 POAC Insert
One overhead access channel (POAC) is provided on-chip to provision the path overhead portion of the outgoing
frame. A POAC channel consists of the following signals:
I
A 576 kHz inverted clock signal sourced by the SPE mapper (TPOACCLK, pin AE4).
I
A 576 kbits/s data signal received by the SPE mapper in the transmit direction (TPOACDATA, pin AD5).
I
An 8 kHz synchronization signal (TPOACSYNC, pin AC5), sourced by the SPE mapper. The sync signal is nor-
mally low; during the first clock period of each frame coincident with the most significant bit of the first byte, the
sync signal is high.
The data signal is partitioned into frames of 9 bytes. The frame repetition rate is 8 kHz. Each byte consists of 8 bits
that are transmitted/received most significant bit first. The MSB of the second byte of each frame contains an odd/
even parity bit over the 72 bits of the previous frame. The remaining 7 bits of this byte are not specified. The POAC
input has full access to all the path overhead bytes of the STS-1 frame. Bytes shown in the table below summarize
the access capabilities of the transmit POAC channel.
Table 561. Path Overhead Byte Access—Transmit Direction
An event indication is provided to indicate parity errors for the POAC channel. Monitoring of odd or even parity is
selected with bit SPE_TPOAC_OEPMON (
Table 164 on page 146
). Parity errors are reported with bit
SPE_TPOAC_PE (
Table 156 on page 136
). The interrupt can be masked with bit SPE_TPOAC_PM (
Table 157 on
page 138
).
Table 562 on page 430
summarizes the insertion options for the specified overhead bytes for POAC. The SPE
mapper allows a predefined default value determined by the value of the microprocessor bit SMPR_OH_DEFLT
(
Table 77 on page 70
) to be inserted on the corresponding POAC value.
J1
POH Parity
C2
G1
F2
H4
F3
K3
N1