參數(shù)資料
型號: KM416RD4C
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: Direct Rambus DRAM(Direct Rambus 動態(tài)RAM)
中文描述: 直接Rambus公司的DRAM(動態(tài)內存直接Rambus公司)
文件頁數(shù): 44/59頁
文件大?。?/td> 4654K
代理商: KM416RD4C
Page 45
KM416RD4C/KM418RD4C
Direct RDRAM
Revision 0.2 September 1998
TARGET
Electrical Conditions
Timing Conditions
Table 18 : Electrical Conditions
Symbol
Parameter and Conditions
Min
Max
Unit
T
J
Junction temperature under bias
TBD
TBD
°
C
V
DD,
V
DDA
Supply voltage
2.50 - 0.13
2.50 + 0.13
V
V
DD,N,
V
DDA,N
Supply voltage droop (DC) during NAP interval (t
NLIMIT
)
-
2.0
%
v
DD,N,
v
DDA,N
Supply voltage ripple (AC) during NAP interval (t
NLIMIT
)
-2.0
2.0
%
V
CMOS
Supply voltage for CMOS pins (2.5V controllers)
2.50 - 0.13
2.50 + 0.25
V
Supply voltage for CMOS pins (1.8V controllers)
1.80 - 0.1
1.80 + 0.2
V
V
TERM
Termination voltage
1.80 - 0.1
1.80 + 0.1
V
V
REF
Reference voltage
1.40 - 0.2
1.40 + 0.2
V
V
DIL
RSL data input - low voltage
V
REF
- 0.5
V
REF
- 0.2
V
V
DIH
RSL data input - high voltage
V
REF
+ 0.2
V
REF
+ 0.5
V
V
DIS
RSL data input swing: V
DIS
= V
DIH
- V
DIL
0.4
1.0
V
A
DI
RSL data asymmetry: A
DI
= [(V
DIH
- V
REF
) + (V
DIL
- V
REF
)]/V
DIS
-10
10
%
V
X
RSL clock input - crossing point of true and complement signals
1.3
1.8
V
V
CIS,CTM
RSL clock input swing: V
CIS
= V
CIH
- V
CIL
(CTM,CTMN pins).
0.35
0.70
V
V
CIS,CFM
RSL clock input swing: V
CIS
= V
CIH
- V
CIL
(CFM,CFMN pins).
0.10
0.70
V
V
IL,CMOS
CMOS input low voltage
- 0.3
V
CMOS
/2 - 0.25
V
V
IH,CMOS
CMOS input high voltage
V
CMOS
/2 + 0.25
V
CMOS
+0.7
V
Table 19 : Timing Conditions
Symbol
Parameter
Min
Max
Unit
Figure(s)
t
CYCLE
CTM and CFM cycle times (-600)
3.33
3.76
ns
Figure Figure
CTM and CFM cycle times (-800)
2.50
3.34
ns
Figure Figure
t
CR
, t
CF
CTM and CFM input rise and fall times
0.2
0.5
ns
Figure Figure
t
CH
, t
CL
CTM and CFM high and low times
40%
60%
t
CYCLE
Figure Figure
t
TR
CTM-CFM differential
0.0
1.0
t
CYCLE
Figure Figure
t
DCW
Domain crossing window
-0.1
0.1
t
CYCLE
Figure Figure
t
DR
, t
DF
DQA/DQB/ROW/COL input rise/fall times
0.2
0.65
ns
Figure Figure
t
S
, t
H
DQA/DQB/ROW/COL-to-CFM setup/hold t
CYCLE
=2.5ns
@ t
CYCLE
=3.3ns
0.200
0.275
-
ns
Figure Figure
t
DR1,
t
DF1
SIO0, SIO1 input rise and fall times
-
5.0
ns
Figure Figure
相關PDF資料
PDF描述
KM416S1021CT-G7 512K x 16Bit x 2 Banks Synchronous DRAM with SSTL interface
KM416S1021CT-G8 512K x 16Bit x 2 Banks Synchronous DRAM with SSTL interface
KM416S1021CT-GS 512K x 16Bit x 2 Banks Synchronous DRAM with SSTL interface
KM416S1120D 512K x 16bit x 2 Banks Synchronous DRAM LVTTL
KM416S16230A 4M x 16Bit x 4 Banks Synchronous DRAM(4M x 16位 x4組同步動態(tài)RAM)
相關代理商/技術參數(shù)
參數(shù)描述
KM416RD4D 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128/144Mbit RDRAM 256K x 16/18 bit x 2*16 Dependent Banks Direct RDRAMTM
KM416RD8AC 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128/144Mbit RDRAM 256K x 16/18 bit x 2*16 Dependent Banks Direct RDRAMTM
KM416RD8AC(D)-RK70 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128/144Mbit RDRAM 256K x 16/18 bit x 2*16 Dependent Banks Direct RDRAMTM
KM416RD8AC(D)-RK80 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128/144Mbit RDRAM 256K x 16/18 bit x 2*16 Dependent Banks Direct RDRAMTM
KM416RD8AC(DB)-RCG60 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128/144Mbit RDRAM 256K x 16/18 bit x 2*16 Dependent Banks Direct RDRAMTM