Preliminary Data Sheet
May 2001
TMXF28155/51 Super Mapper
155/51 Mbits/s SONET/SDH x28/x21 DS1/E1
491
Agere Systems Inc.
21 28-Channel Framer Block Functional Description
(continued)
21.9.1 Signaling State Mode Source Selection
The signaling state mode source is selected by programming FRM_R_FGSRC in
Table 374, FRM_RSLR33,
Receive Signaling Link Register 33 (R/W) on page 269
, bit 2. The typical application will select the host for pro-
gramming the state mode. If so, the host will have to program the state mode for all of the time slots on each of the
links. The default state mode selected is 16-state signaling.
It is possible for the state mode to be set by the values received on the CHI bus by the receive system interface. In
this mode, the signaling processor will constantly monitor those values and update the state mode for each of the
time slots on each link.
21.9.2 Signaling State Mode Selection
The signaling state mode for each time slot is selected by programming bits 5 and 6 of FRM_RSLR0
—
FRM_RSLR31, Receive Signaling Link Registers 0
—
31 (R/W) in
Table 372 on page 268
for each link. The bit defi-
nition for each of those 32 registers is shown below.
Table 577. Receive Signaling Link Registers 0
—
31 Bit Description
The signaling state mode definitions are shown in the table below.
Table 578. Receive Signaling Link Registers 0
—
31 G-Bit and F-Bit Description
The signaling state mode for DS1 type links should be set to match the function of each time slot. The signaling
state mode does not apply to CEPT type links and the value must be kept in the reset state which is 00. The signal-
ing state mode for CMI type links must be set to 11.
The 16-state mode, which is the state mode selected out of reset, can be used on SF type DS1 links in order to
detect a toggle code. In this case, signaling will be collected over two superframes and stored as a 4-bit code.
When programming the state mode for each time slot, the host can also program the D, C, B, and A bits in the
same register. Doing this will determine the default code forwarded to the transmit system or the transmit line inter-
face before the first valid signaling code has been extracted from the receive line or VT mapper interface.
Each of the links and time slots is completely independent from one another with respect to the signaling state
mode selection. Any combination is acceptable.
21.9.3 Signaling Source Selection
The signaling source is selected by programming FRM_R_SIGSRC in
Table 374, FRM_RSLR33, Receive Signal-
ing Link Register 33 (R/W) on page 269
, bits [1:0]. If the source selected is the receive line interface, the receive
signaling processor will start extracting data from the receive line and store valid signaling codes into the D, C, B,
and A locations of FRM_RSLR0
—
FRM_RSLR31, Receive Signaling Link Registers 0
—
31 (R/W),
Table 372 on
page 268
for each of the links.
The receive signaling processor will automatically determine the link type and extract the correct signaling bit posi-
tions from each link. The receive signaling processor can simultaneously service any combination of CEPT, DS1,
and CMI type links. The receive signaling processor will extract robbed-bit signaling from DS1 links, common chan-
nel signaling from CEPT links, and time slot 0 signaling from CMI links compliant with the following standards.
Bit 6
G
Bit 5
F
Bit 4
—
Bit 3
D
Bit 2
C
Bit 1
B
Bit 0
A
G and F
00
01
10
11
Signaling State Mode Selected
16 state (reset state)
4 state
no signaling
2 state