TMXF28155/51 Super Mapper
155/51 Mbits/s SONET/SDH x28/x21 DS1/E1
Preliminary Data Sheet
May 2001
498
Agere Systems Inc.
21 28-Channel Framer Block Functional Description
(continued)
It is possible for the state mode to be implied by the values received on the CHI or PSB bus by the receive system
interface. In this mode, the signaling processor will constantly monitor those values and update the state mode for
each of the time slots on each link.
21.14.2 Signaling State Mode Selection
The signaling state mode is selected by programming bits 5 and 6 in FRM_TSLR0
—
FRM_TSLR31, Transmit Sig-
naling Link Registers 0
—
31 (R/W),
Table 372 on pag e268
for each link. The bit definition for each of those 32 reg-
isters is illustrated below.
Table 582. Transmit Signaling Link Registers 0
—
31 Bit Description
The signaling state mode definitions are illustrated in the table below.
Table 583. Transmit Signaling Link Registers 0
—
31 G-Bit and F-Bit Description
The signaling state mode for DS1 type links should be set to match the function of each time slot. The signaling
state mode does not apply to CEPT type links and the value must be kept in the reset state which is 00. The signal-
ing state mode for CMI type links must be set to 11.
The sixteen state mode, which is the state mode selected out of reset, can be used on SF-type DS1 links in order
to detect a toggle code. In this case, signaling will be collected over two superframes and stored as a 4-bit code.
When programming the state mode for each time slot, the host can also program the DCBA bits in the same regis-
ter. Doing this will determine the default code forwarded to the transmit line or the transmit VT mapper interface
before the first valid signaling code has been extracted from the receive line or receive system interface.
Each of the links and time slots is completely independent from one another with respect to the signaling state
mode selection. Any combination is acceptable.
21.14.3 Signaling Source Selection
There are three sources for signaling in the transmit path.
I
Transmit Signaling Link Registers 0
—
31 (host programmed)
I
Receive System Interface
I
Receive Line Interface
The signaling source is selected by programming FRM_T_SIGSRC[1:0] in FRM_TSLR32, transmit signaling link
register 32 (R/W),
Table 373 on page269
, bits [1:0]. If the source of signaling is the host, then the transmit signal-
ing link registers 0
—
31 must be programmed with valid signaling.
Table 584 on pag e499
, shows the organization
of signaling data in those registers for the different types of links.
Bit 6
G
Bit 5
F
Bit 4
—
Bit 3
D
Bit 2
C
Bit 1
B
Bit 0
A
G and F
00
01
10
11
Signaling State Mode Selected
16 state (reset state)
4 state
No signaling
2 state